

# **iCE40 I2C and SPI Hardened IP User Guide**

**Technical Note**

FPGA-TN-02010-1.8

October 2022



#### **Disclaimers**

Lattice makes no warranty, representation, or guarantee regarding the accuracy of information contained in this document or the suitability of its products for any particular purpose. All information herein is provided AS IS, with all faults and associated risk the responsibility entirely of the Buyer. Buyer shall not rely on any data and performance specifications or parameters provided herein. Products sold by Lattice have been subject to limited testing and it is the Buyer's responsibility to independently determine the suitability of any products and to test and verify the same. No Lattice products should be used in conjunction with mission- or safety-critical or any other application in which the failure of Lattice's product could create a situation where personal injury, death, severe property or environmental damage may occur. The information provided in this document is proprietary to Lattice Semiconductor, and Lattice reserves the right to make any changes to the information in this document or to any products at any time without notice.

© 2016-2022 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed a[t www.latticesemi.com/legal.](http://www.latticesemi.com/legal) 



# **Contents**



© 2016-2022 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.





# **Figures**



# **Tables**





# <span id="page-4-0"></span>**1. Introduction**

The iCE40™ family of devices is an ultra-low power FPGA and sensor manager designed for ultra-low power mobile applications, such as smartphones, tablets, and hand-held devices. The iCE40LM, iCE40 Ultra™, and iCE40 UltraPlus™ include integrated SPI and I2C blocks, whereas iCE40 UltraLite™ has an I2C block only, so they can interface with virtually all mobile sensors and application processors.

The key components available for iCE40LM, iCE40 Ultra, and iCE40 UltraPlus:

- Two I<sup>2</sup>C IP cores are located at the upper left corner and upper right corner of the chip
- Two SPI IP cores are located at the lower left corner and lower right corner of the chip
- The key components available for iCE40 UltraLite:
- Two I<sup>2</sup>C IP cores are located at the lower left corner and lower right corner of the chip

Each device uses a System Bus to connect its Hard IP to the fabric. The device does not preload the Hard IP registers during configuration, thus, a soft IP is required. Using Module Generator to generate the IP is recommended because the Module Generator generates the corresponding soft IP as well. Refer to sectio[n 10.](#page-21-0) [Module Generator](#page-21-0) for details.



<span id="page-4-2"></span><span id="page-4-1"></span>**Figure 1.1. IP Block Diagram for iCE40LM, iCE40 Ultra, and ICE40 UltraPlus**



**Figure 1.2. IP Block Diagram for iCE40 UltraLite**



#### <span id="page-5-0"></span>**2. I <sup>2</sup>C IP Core Overview**

The I<sup>2</sup>C hard IP provides an industry-standard two-pin communication interface that conforms to V2.1 of the I<sup>2</sup>C bus specification. It can be configured as either master or slave port. In master mode, it supports configurable data transfer rates and performs arbitration detection to allow it to operate in multi-master systems. It supports:

- Clock stretching in both master and slave modes with enable/disable capability
- Both 7 bits and 10 bits addressing in slave mode with a configurable slave address
- General call address detection in both master and slave modes
- Interrupt logic for easy communication with the host

<span id="page-5-1"></span>It also provides configurable digital delay at SDA output for reliably generating start/stop conditions.

# **2.1. Key Features for iCE40LM, iCE40 Ultra, and iCE40 UltraPlus**

- Configurable Master and Slave mode
- Support for 7-bit or 10-bit configurable Slave Address
- Multi-master Arbitration support
- Clock stretching to ensure data setup time
- Up to 400 kHz Data Transfer Speed; also support 100 kHz and 50 kHz modes
- General Call Support
- Master clock source from System Bus clock
- Communication with custom logic through an 8-bit wide data bus
- Programmable 5 MSB bits for 7 bits Slave Address or 8 MSB bits for 10 bits Slave Address for user logic Slave I<sup>2</sup>C port.
- The I<sup>2</sup>C port and all System Bus addressable registers are reset upon Power On Reset (POR)
- 30 ns analog delay required at SDA input for reliable START, STOP condition detection
- <span id="page-5-2"></span>Interface to customer logic through the System Bus Interface

## **2.2. Key Features for iCE40 Ultra Lite**

- Configurable Master and Slave mode
- Support for 7-bit or 10-bit configurable Slave Address
- Multi-master Arbitration support
- Clock stretching to ensure data setup time
- Up to 1000 kHz Data Transfer Speed, also supports 400 kHz, 100 kHz, and 50 kHz modes
- General Call Support
- Optional delaying input or output data, or both
- Optional FIFO mode
- Transmit FIFO size is 10 bits x 16 bytes, receive FIFO size is 10 bits x 32 bytes

**HLATTICE** 

#### <span id="page-6-0"></span>**3. I <sup>2</sup>C Usage with Module Generation**

The Module generator is the recommended flow for using the I<sup>2</sup>C Hard IP block. Please see section 10. Module [Generator](#page-21-0) for more information.

When the I<sup>2</sup>C portion of the Hard IP block is disabled, all settings on the I<sup>2</sup>C tab shall be disabled.



**Figure 3.1. I <sup>2</sup>C Module GUI for iCE40LM, iCE40 Ultra, and iCE40 UltraPlus**

<span id="page-6-1"></span>

<span id="page-6-2"></span>**Figure 3.2. I 2C Module GUI for iCE40 UltraLite**



# <span id="page-7-0"></span>**3.1. General Call Enable**

This setting enables the I<sup>2</sup>C General Call response (addresses all devices on the bus using the I<sup>2</sup>C address 0) in Slave mode. This setting can be modified dynamically by enabling the GCEN bit in the I<sup>2</sup>C Control Register I2CCR1.

## <span id="page-7-1"></span>**3.2. Wakeup Enable**

Turns on the I<sup>2</sup>C wakeup on an address match. Enables the Wakeup port. The WKUPEN bit in the I2CCR1 can be modified dynamically allowing the Wake-Up function to be enabled or disabled.

# <span id="page-7-2"></span>**3.3. Master Clock (Desired)**

This edit box allows the user to specify a desired master clock frequency. A calculation is then made to determine a divider value to generate a clock close to this value from the input clock. The frequency of the input System Bus clock is specified on the main/general tab. The divider value is rounded to the nearest integer after dividing the input System Bus clock by the value entered in this field.

# <span id="page-7-3"></span>**3.4. Master Clock (Actual)**

Since it is not always possible to divide the input System Bus clock to the exact value requested by the user, the actual value is returned in this read-only field. When both the desired I<sup>2</sup>C clock and System Bus clock fields contain valid data and either is updated, the Master Clock field returns the value (FREQ\_SB / L2C\_CLK\_DIVIDER), rounded to an integer as shown in the example below. FREQ\_SB is the System Bus Clock Frequency customer enters in the Module Generator. I2C CLK DIVIDER is a factor that is calculated as in the example below:

Master Clock Calculation Example:

- 1. Divider = I2C\_CLK\_DIVIDER = FREQ\_SB / I2C\_CLK\_FREQ
- 2. Master Clock (Actual) = FREQ\_SB / DividerInteger

For example: FREQ  $SB = 42.5$  MHz, I2C\_BUS\_PERF = 400 kHz

a. Divider = I2C\_CLK\_DIVIDER = FREQ\_SB / I2C\_BUS\_PERF

Divider = 42500 / 400 = 106.25

Therefore ROUND DividerInteger = 106

b. Master Clock (Actual) = FREQ\_SB / DividerInteger

Actual frequency = 42500 / 106 = 400.9 kHz

In this example, if the user sees that an I2C\_CLK\_FREQ of 400 kHz cannot be generated, the user may choose to use the actual value or change the System Bus Clock. For this reason, the user needs to enter a frequency and the actual frequency is displayed. This value may then be adjusted if desired.

# <span id="page-7-4"></span>**3.5. I <sup>2</sup>C Addressing**

<span id="page-7-5"></span>This option allows the user to set 7-bit or 10-bit addressing and define the Hard  $1^2C$  address.

### **3.5.1. FIFO Mode CLK Stretch Enable**

Used in FIFO mode only. To ensure data setup time. If disabled, then overflow and underflow error flags must be monitored.

## <span id="page-7-6"></span>**3.6. Interrupts**

When any of the interrupts are enabled, the I<sup>2</sup>C port is also enabled.



### <span id="page-8-0"></span>**3.6.1. Arbitration Lost Interrupts**

An interrupt indicates I<sup>2</sup>C lost arbitration. This interrupt is a bit IRQARBL of the register I2CIRQ. When enabled, it indicates that ARBL is asserted. Writing a '1' to this bit clears the interruption. This option can be changed dynamically by modifying the bit IRQARBLEN in the register I2CIRQEN.

### <span id="page-8-1"></span>**3.6.2. TX/RX Ready**

An interrupt indicates that the I<sup>2</sup>C transmit data register (I2CTXDR) is empty or that the receive data register (I2CRXDR) is full. The interrupt bit is IRQTRRDY of the register I2CIRQ. When enabled, it indicates that TRRDY is asserted. Writing a '1' to this bit clears the interruption. This option can be changed dynamically by modifying the bit IRQTRRDYEN in the register I2CIRQEN.

#### <span id="page-8-2"></span>**3.6.3. Overrun or NACK**

An interrupt indicates that the I2CRXDR received new data before the previous data. The interrupt is a bit IRQROE of the register I2CIRQ. When enabled, it indicates that ROE is asserted. Writing a '1' to this bit clears the interruption. This option can be changed dynamically by modifying the bit IRQROEEN in the register I2CIRQEN.

#### <span id="page-8-3"></span>**3.6.4. General Call Interrupts**

An interrupt indicates that a general call occurs. The interrupt is a bit IRQHGC of the register I2CIRQ. When enabled, it indicates that ROE is asserted. Writing a '1' to this bit clears the interruption. This option can be changed dynamically by modifying the bit IRQHGCEN in the register I2CIRQEN.

## <span id="page-8-4"></span>**3.7. FIFO Interrupts**

### <span id="page-8-5"></span>**3.7.1. General Call**

An interrupt indicates that a general call occurs. The interrupt is a bit IRQHGC of I2CFIFOIRQ. This bit can be changed by modifying the bit IRQHGCEN in the register I2CFIFOIRQEN.

#### <span id="page-8-6"></span>**3.7.2. Receive NACK**

An interrupt indicates that a NACK is received. This is bit IRQRNACK of register I2CFIFOIRQ. This bit can be changed by modifying the bit IRQRNACKEN in register I2CFIFOIRQEN.

#### <span id="page-8-7"></span>**3.7.3. Mater Read Complete**

A transaction is considered complete when 1) the specified number of data bytes from the slave is received in the RX FIFO, or 2) the Master terminates the read transaction before the specified number of data bytes received. This is bit IRQMRDCMPL of register I2CFIFOIRQ. This bit can be changed by modifying the bit IRQMRDCMPLEN in register I2CFIFOIRQEN.

#### <span id="page-8-8"></span>**3.7.4. Arbitration Lost Interrupts**

An interrupt indicates I<sup>2</sup>C lost arbitration. This interrupt is a bit IRQARBL of the register I2CFIFOIRQ. When enabled, it indicates that ARBL is asserted. Writing a *1* to this bit clears the interruption. This option can be changed dynamically by modifying the bit IRQARBLEN in the register I2CFIFOIRQEN.

#### <span id="page-8-9"></span>**3.7.5. TX FIFO SYNC**

An interrupt indicates I<sup>2</sup>C TXFIFO Synchronization Error. A synchronization error happens when there are back-to-back commands in the FIFO. The previous command is overwritten. This interrupt is bit IRQTXSERR of register I2CFIFOIRQ. This option can be changed dynamically by modifying the bit IRQRXSERREN in the register I2CFIFOIRQEN.



### <span id="page-9-0"></span>**3.7.6. TX FIFO Underflow**

FIFO TX underflow interrupt. mutually exclusive with the clock stretching function. This interrupt is a bit IRQTXUNDERF of register I2CFIFOIRQ. This option can be changed dynamically by modifying the bit IRQTXUNDERFEN in the register I2CFIFOIRQEN.

### <span id="page-9-1"></span>**3.7.7. TX FIFO Overflow**

FIFO RX overflow interrupt. mutually exclusive with the clock stretching function. This interrupt is a bit IRQRXOVERF of register I2CFIFOIRQ. This option can be changed dynamically by modifying the bit IRQRXOVERFEN in the register I2CFIFOIRQEN.

# <span id="page-9-2"></span>**3.8. Include I/O Buffers**

Includes buffers for the I<sup>2</sup>C pins.



**Figure 3.3. I <sup>2</sup>C I/O Buffers**

<span id="page-9-3"></span>

**Figure 3.4. I2C I/O Connections**

<span id="page-9-4"></span>© 2016-2022 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed a[t www.latticesemi.com/legal.](http://www.latticesemi.com/legal) 



# <span id="page-10-0"></span>**4. SB\_I2C Hard IP Macro Ports and Wrapper Connections**

When the I<sup>2</sup>C Hard IP is enabled, the necessary signals are included in the generated module.



#### <span id="page-10-1"></span>**Table 4.1. Pins for the Hard I<sup>2</sup>C IP for iCE40LM, iCE40 Ultra, and iCE40 UltraPlus**

\*Note: x indicates the I<sup>2</sup>C: x=1 for the left I<sup>2</sup>C; x=2 for the right I<sup>2</sup>C.



#### <span id="page-11-0"></span>**Table 4.2. Pins for the Hard I<sup>2</sup>C IP for iCE40 UltraLite**



\*Note: x indicates the I<sup>2</sup>C: x=1 for the left I<sup>2</sup>C; x=2 for the right I<sup>2</sup>C.



# <span id="page-12-0"></span>**5. I <sup>2</sup>C Use Case**

[Figure 5.1](#page-12-1) describes the I<sup>2</sup>C use case.

- 1. Master iCE40 <sup>12</sup>C Accessing Slave External <sup>12</sup>C Devices
	- a. A System Bus Master is implemented in the iCE40 logic.
	- b.  $1^2C$  devices 1, 2, and 3 are all Slave devices.
	- c. The Master performs bus transactions to the left I<sup>2</sup>C controller to access external Slave I<sup>2</sup>C Device 1 on Bus A.
	- d. The Master performs bus transactions to the right I<sup>2</sup>C controller to access the external Slave I<sup>2</sup>C Devices number 2 or 3 on Bus B.
- 2. External Master  $I^2C$  Device Accessing Slave iCE40  $I^2C$ 
	- a. The I<sup>2</sup>C devices 1, 2, and 3 are I<sup>2</sup>C Master devices.
	- b. The external master  $l^2C$  Device 1 on Bus A performs  $l^2C$  memory cycles to access the left  $l^2C$  controller using address yyyxxxxx01.
	- c. The external master  $1^2C$  Device 2 or 3 on Bus B performs  $1^2C$  memory cycles to access the right  $1^2C$  User with the address yyyxxxxx10.
	- d. A Master in the iCE40 fabric must manage data reception and transmission. The Master can use interrupts or polling techniques to manage data transfer and prevent data overrun conditions.



<span id="page-12-1"></span>**Figure 5.1. I 2C Circuit**



# <span id="page-13-0"></span>**6. SPI IP Core Overview**

The SPI hard IP provides an industry-standard four-pin communication interface with 8 bit wide System Bus to communicate with System Host. It could be configured as a Master or Slave SPI port with a separate Chip Select Pin. In master mode, it provides a programmable baud rate and supports CS HOLD capability for multiple transfers. It provides a variety of status flags, such as the Mode Fault Error flag, Transmits/Receive status flag, etc. for easy communication with the system host.

## <span id="page-13-1"></span>**6.1. Key Features**

Configurable Master and slave mode

- Full-Duplex data transfer
- Mode fault error flag with CPU interrupt capability
- Double-buffered data register
- Serial clock with programmable polarity and phase
- LSB First or MSB First Data Transfer
- Communicate with custom logic through 8 bit wide System Bus
- Maximum 4 Slave select output could be routed to any I/O through the fabric for Master mode
- Slave chip select pin could be routed to any I/O through the fabric for custom logic
- Clock source for Master clock (MCLK) generation comes from the System Bus clock
- Optionally send out status byte to inform remote SPI master the slave receiving register status during slave write.
- Optionally enable the Slow Response Mode for slave SPI read, which automatically deploys the Lattice-specific protocol to resolve the issue caused by the slow initial response of the System host at a high SPI clock rate.
- The SPI port and all System Bus addressable registers are reset upon Power On Reset (POR)
- Interface to customer logic through the System Bus Interface

© 2016-2022 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed a[t www.latticesemi.com/legal.](http://www.latticesemi.com/legal) 

**HLATTICE** 

# <span id="page-14-0"></span>**7. SPI Usage with Module Generation**

The Module generator is the recommended flow for using the SPI Hard IP block. See the [Module Generator](#page-21-0) section for more information.

When the SPI portion of the Hard IP block is disabled, all settings on the SPI tab shall be disabled.



**Figure 7.1. SPI Module GUI for iCE40LM, iCE40 Ultra, and iCE40 UltraPlus**

# <span id="page-14-4"></span><span id="page-14-1"></span>**7.1. SPI Mode (Enable Slave Interface)**

This option allows the user to enable the Slave Mode interface for the initial state of the SPI block. By default, the Slave Mode interface is enabled. Options and ports that apply to only one mode are disabled when the other is chosen.

# <span id="page-14-2"></span>**7.2. SPI Mode (Enable Master Interface)**

This option allows the user to enable the Master Mode interface for the initial state of the SPI block. This option can be updated dynamically by modifying the MSTR bit of the register SPICR2. Options and ports that apply to only one mode are disabled when the other is chosen.

# <span id="page-14-3"></span>**7.3. Master Clock Rate (Desired)**

("Enable Master Interface" only) This edit box allows the user to specify a desired master clock frequency. A calculation is then made to determine a divider value to generate a clock close to this value from the input clock. The frequency of the input System Bus clock is specified on the main/general tab. The divider value is rounded to the nearest integer after dividing the input System Bus clock by the value entered in this field.

© 2016-2022 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed a[t www.latticesemi.com/legal.](http://www.latticesemi.com/legal) 

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice



# <span id="page-15-0"></span>**7.4. Master Clock Rate (Actual)**

("Enable Master Interface" only) Since it is not always possible to divide the input System Bus clock exactly to that requested by the user, the actual value is returned in this read-only field. When both the desired SPI clock and System Bus clock fields have valid data and are updated, this field returns the value (FREQ\_SB/SPI\_CLK\_DIVIDER), rounded to two decimal places as shown in the example below. FREQ\_SB is the System Bus Clock Frequency that the customer enters in the Module Generator. SPI CLK DIVIDER is a factor to be calculated, which is also shown in the example below.

Master Clock Calculation Example:

- 1. Divider = SPI\_CLK\_DIVIDER = FREQ\_SB / SPI\_CLK\_FREQ
- 2. Master Clock (Actual) = FREQ\_SB / DividerInteger

For example: FREQ\_SB = 66 MHz, SPI\_CLK\_FREQ = 25 MHZ

- a. Divider = SPI\_CLK\_DIVIDER = FREQ\_SB / SPI\_CLK\_FREQ Divider = 66 / 25 = 2.64 Therefore ROUND DividerInteger = 3
- b. Master Clock (Actual) = FREQ\_SB / DividerInteger

```
Actual frequency = 66 / 3 = 22 MHz
```
In this example, if the user sees that a SPI\_CLK\_FREQ of 25 MHz cannot be generated, the user may choose to use the actual value or change the System Bus Clock. For this reason, the user needs to enter a frequency and the actual frequency is displayed. This value may then be adjusted if desired.

## <span id="page-15-1"></span>**7.5. LSB First**

This setting specifies the order of the serial shift of a byte of data. The data order (MSB or LSB first) is programmable within the SPI core. This option can be updated dynamically by modifying the LSBF bit in the register SPICR2.

## <span id="page-15-2"></span>**7.6. Inverted Clock**

The inverts the clock polarity used to sample and output data is programmable for the SPI core. When selected the edge changes from the rising to the falling clock edge. This option can be updated dynamically by accessing the CPOL bit of register SPICR2.

## <span id="page-15-3"></span>**7.7. Phase Adjust**

An alternate clock-data relationship is available for SPI devices with particular requirements. This option allows the user to specify a phase change to match the application. This option can be updated dynamically by accessing the CPHA bit in the register SPICR2.

## <span id="page-15-4"></span>**7.8. Slave Handshake Mode**

Enables Lattice proprietary extension to the SPI protocol. For use when the internal support circuit (e.g. WISHBONE host) cannot respond with initial data within the time required, and to make the Slave read out data predictably available at high SPI clock rates. This option can be updated dynamically by accessing the SDBRE bit in the register SPICR2.

# <span id="page-15-5"></span>**7.9. Master Chip Selects**

("Enable Master Interface" only) The core can provide up to 4 individual chip-select outputs for master operation. This field allows the user to prevent extra chip selects from being brought out of the core. This option can be updated dynamically by modifying the register SPICSR.



## <span id="page-16-0"></span>**7.10. SPI Controller Interrupts**

### <span id="page-16-1"></span>**7.10.1. TX Ready**

An interrupt that indicates the SPI transmit data register (SPITXDR) is empty. The interrupt bit is IRQTRDY of the register SPIIRQ. When enabled, indicates TRDY was asserted. Write a '1' to this bit to clear the interruption. This option can be changed dynamically by modifying the bit IRQTRDYEN in the register SPIIRQEN.

### <span id="page-16-2"></span>**7.10.2. RX Ready**

An interrupt that indicates the receive data register (SPIRXDR) contains valid receive data. The interrupt is a bit IRQRRDY of the register SPIIRQ. When enabled, indicates RRDY was asserted. Write a '1' to this bit to clear the interruption. This option can be changed dynamically by modifying the bit IRQRRDYEN in the register SPICSR.

### <span id="page-16-3"></span>**7.10.3. TX Overrun**

An interrupt that indicates the Slave SPI chip select (SPI\_SCSN) was driven low while a SPI Master. The interrupt is a bit IRQMDF of the register SPIIRQ. When enabled, indicates MDF (Mode Fault) was asserted. Write a '1' to this bit to clear the interruption. This option can be changed dynamically by modifying the bit IRQMDFEN in the register SPIIRQEN.

#### <span id="page-16-4"></span>**7.10.4. RX Overrun**

An interrupt which indicates SPIRXDR received new data before the previous data. The interrupt is a bit IRQROE of the register SPIIRQ. When enabled, indicates ROE was asserted. Write a '1' to this bit to clear the interruption. This option can be changed dynamically by modifying the bit IRQROEEN in the register SPIIRQEN.

## <span id="page-16-5"></span>**7.11.Wakeup Enable**

The core can optionally provide a wakeup signal to the device to resume from low power mode. This option can be updated dynamically by modifying the bit WKUPEN\_USER in the register SPICR1.

## <span id="page-16-6"></span>**7.12.Include I/O Buffers**

Includes buffers for the SPI pins.



<span id="page-16-7"></span>**Figure 7.2. SPI I/O Buffers included**





<span id="page-17-0"></span>**Figure 7.3. SPI I/O Buffers included**

© 2016-2022 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed a[t www.latticesemi.com/legal.](http://www.latticesemi.com/legal) 



# <span id="page-18-0"></span>**8. SB\_SPI Hard IP Macro Ports and Wrapper Connections**

When the SPI Hard IP is enabled, the necessary signals are included in the generated module.



#### <span id="page-18-1"></span>**Table 8.1. Pins for the Hard SPI IP**

**\*Note:** x indicates the SPI: x=1 for the left SPI; x=2 for the right SPI.

© 2016-2022 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed a[t www.latticesemi.com/legal.](http://www.latticesemi.com/legal) 

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



# <span id="page-19-0"></span>**9. iCE40LM, iCE40 Ultra, and iCE40 UltraPlus SPI Use Case**

[Figure 9.1](#page-19-1) and [Figure 9.2.](#page-20-0) describe the SPI use case.

- 1. External Master SPI Device Accessing the Slave iCE40LM, iCE40 Ultra, and iCE40 UltraPlus User SPI
	- a. The External Master SPI can be connected to the dedicated pins if the Pin Constraints Editor is used to set them accordingly. They can also be connected to any other GPIO.
	- b. A Master controller is implemented in the general-purpose logic array. The master controller monitors the availability to transmit or receive data by polling the SPI status registers, or by responding to interrupts generated by the SPI Controller.



#### **Figure 9.1. External Master SPI Device Accessing the Slave User SPI**

- <span id="page-19-1"></span>2. iCE40LM, iCE40 Ultra, and iCE40 UltraPlus user SPI Master accessing one or multiple External Slave SPI devices
	- a. The iCE40LM, iCE40 Ultra, and iCE40 UltraPlus Master are connected to External SPI Slave devices. The Chip Selects are configured as follows:
		- i. The iCE40LM, iCE40 Ultra, and iCE40 UltraPlus SPI Master Chip Select spi\_mcsn[0] is placed on the dedicated CSSPIN and connected to the External Slave Chip Select.
		- ii. The iCE40LM, iCE40 Ultra, and iCE40 UltraPlus SPI Master Chip Select spi\_mcsn[1] is placed on any I/O and connected to another External Slave Chip Select.
		- iii. Up to 4 External Slave SPIs can be connected using spi\_mcsn[3:0].
	- b. A Master controller is implemented in the iCE40LM, iCE40 Ultra, and iCE40 UltraPlus general logic. It controls transfers to the slave SPI devices. It can use a polling method, or it can use SPI Controller interrupts to manage the transfer and reception of data.





<span id="page-20-0"></span>**Figure 9.2. iCE40LM, iCE40 Ultra, and iCE40 UltraPlus User SPI Master Accessing One or Multiple External Slave SPI Devices**



# <span id="page-21-0"></span>**10. Module Generator**

The iCE40LM, iCE40 Ultra, and iCE40 UltraPlus use a System Bus to connect their Hard IP to the fabric. The System bus is connected to two SPI and two I<sup>2</sup>C Hard IP. The iCE40LM, iCE40 Ultra, and iCE40 UltraPlus devices do not preload the Hard IP registers during configuration, so a soft IP is required.

## <span id="page-21-1"></span>**10.1. Key Features**

- Module Generator generates the Soft IP which is a wrapper around the Hard IP.
- Soft IP releases the System Bus after the Hard IP are configured.
- The Soft IP by default uses the HSSG for iCE40LM and use SB\_HFOSC for iCE40 Ultra and iCE40 UltraPlus. For details on HSSG, refer to [iCE40LM On-Chip Strobe Generator Usage Guide](http://www.latticesemi.com/view_document?document_id=50423) (FPGA-TN-02212). For details on SB\_HFOSC, refer to [iCE40 Oscillator Usage Guide](http://www.latticesemi.com/view_document?document_id=50670) (FPGA-TN-02008).
- The Register File is [9:256].
	- The address size is 256 bits which encompasses all addresses of the Hard IP.
	- The data size is 9 bits with the format [W, Register Data]. When W=1 the state machine writes the corresponding Hard IP address with data.

See Advanced iCE40 I<sup>2</sup>[C and SPI Hardened IP Usage Guide](http://www.latticesemi.com/view_document?document_id=50117) (FPGA-TN-02011) for more information.



<span id="page-21-2"></span>Notes: Only SPI\*\_MSCN[1:0] have dedicated pins

IPDONE = 1 when Hard IP Configuration is complete, IPDONE = 0 during configuration Set  $IPLOAD = 1$  and then wait for  $IPDONE = 1$  before the  $IP$  can be fully utilized

**Figure 10.1. Soft IP Block Diagram**





**Figure 10.2. Module Generator**

## <span id="page-22-6"></span><span id="page-22-0"></span>**10.1.1. Enable Left I<sup>2</sup>C**

<span id="page-22-1"></span>This option allows the user to enable left I<sup>2</sup>C on the I<sup>2</sup>C Tab.

### **10.1.2. Enable Right I<sup>2</sup>C**

<span id="page-22-2"></span>This option allows the user to enable the right  $I^2C$  on the  $I^2C$  Tab.

### **10.1.3. Enable Left SPI**

<span id="page-22-3"></span>This option allows the user to enable left SPI on the SPI Tab.

### **10.1.4. Enable Right SPI**

<span id="page-22-4"></span>This option allows the user to enable the right SPI on the SPI Tab.

### **10.1.5. System Clock**

<span id="page-22-5"></span>User setting which is used to set the divider settings of the I<sup>2</sup>C and SPI.

### **10.1.6. Configuration Clock Source**

The user selects to use the HSSG/SB\_HFOSC or the CLKCONF (User provided clock). For details, refer to [iCE40LM On-](http://www.latticesemi.com/view_document?document_id=50423)[Chip Strobe Generator Usage Guide](http://www.latticesemi.com/view_document?document_id=50423) (FPGA-TN-02212) for HSSG and [iCE40 Oscillator Usage Guide](http://www.latticesemi.com/view_document?document_id=50670) (FPGA-TN-02088) for SB\_HFOSC.



# <span id="page-23-0"></span>**Technical Support Assistance**

Submit a technical support case through [www.latticesemi.com/techsupport.](http://www.latticesemi.com/techsupport)

© 2016-2022 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed a[t www.latticesemi.com/legal.](http://www.latticesemi.com/legal) 





# <span id="page-24-0"></span>**Revision History**

#### **Revision 1.8, October 2022**



#### **Revision 1.7, August 2020**



#### **Revision 1.6, May 2020.**



#### **Revision 1.5, August 2017**



#### **Revision 1.4, June 2016**







#### **Revision 1.3, January 2015**



#### **Revision 1.2, June 2014**



#### **Revision 1.1, November 2013**



#### **Revision 1.0, October 2013**





[www.latticesemi.com](http://www.latticesemi.com/)