# **RocketIO BERT Reference Design User Guide**

## ML32x Development Platforms

UG064 (v2.4) P/N 0402272 May 28, 2004





"Xilinx" and the Xilinx logo shown above are registered trademarks of Xilinx, Inc. Any rights not expressly granted herein are reserved. CoolRunner, RocketChips, Rocket IP, Spartan, StateBENCH, StateCAD, Virtex, XACT, XC2064, XC3090, XC4005, and XC5210 are registered trademarks of Xilinx, Inc.



The shadow X shown above is a trademark of Xilinx, Inc.

ACE Controller, ACE Flash, A.K.A. Speed, Alliance Series, AllianceCORE, Bencher, ChipScope, Configurable Logic Cell, CORE Generator, CoreLINX, Dual Block, EZTag, Fast CLK, Fast CONNECT, Fast FLASH, FastMap, Fast Zero Power, Foundation, Gigabit Speeds...and Beyond!, HardWire, HDL Bencher, IRL, J Drive, JBits, LCA, LogiBLOX, Logic Cell, LogiCORE, LogicProfessor, MicroBlaze, MicroVia, MultiLINX, NanoBlaze, PicoBlaze, PLUSASM, PowerGuide, PowerMaze, QPro, Real-PCI, RocketIO, SelectIO, SelectRAM, SelectRAM+, Silicon Xpresso, Smartguide, Smart-IP, SmartSearch, SMARTswitch, System ACE, Testbench In A Minute, TrueMap, UIM, VectorMaze, VersaBlock, VersaRing, Virtex-II Pro, Virtex-II EasyPath, Wave Table, WebFITTER, WebPACK, WebPOWERED, XABEL, XACT-Floorplanner, XACT-Performance, XACTstep Advanced, XACTstep Foundry, XAM, XAPP, X-BLOX +, XC designated products, XChecker, XDM, XEPLD, Xilinx Foundation Series, Xilinx XDTV, Xinfo, XSI, XtremeDSP and ZERO+ are trademarks of Xilinx, Inc.

The Programmable Logic Company is a service mark of Xilinx, Inc.

All other trademarks are the property of their respective owners.

Xilinx, Inc. does not assume any liability arising out of the application or use of any product described or shown herein; nor does it convey any license under its patents, copyrights, or maskwork rights or any rights of others. Xilinx, Inc. reserves the right to make changes, at any time, in order to improve reliability, function or design and to supply the best product possible. Xilinx, Inc. will not assume responsibility for the use of any circuitry described herein other than circuitry entirely embodied in its products. Xilinx provides any design, code, or information shown or described herein "as is." By providing the design, code, or information as one possible implementation of a feature, application, or standard, Xilinx makes no representation that such implementation is free from any claims of infringement. You are responsible for obtaining any rights you may require for your implementation. Xilinx expressly disclaims any warranty whatsoever with respect to the adequacy of any such implementation, including but not limited to any warranties or representations that the implementation is free from claims of infringement, as well as any implied warranties of merchantability or fitness for a particular purpose. Xilinx, Inc. devices and products are protected under U.S. Patents. Other U.S. and foreign patents pending. Xilinx, Inc. does not represent that devices shown or products described herein are free from patent infringement or from any other third party right. Xilinx, Inc. assumes no obligation to correct any errors contained herein or to advise any user of this text of any correction if such be made. Xilinx, Inc. will not assume any liability for the accuracy or correctness of any engineering or software support or assistance provided to a user.

Xilinx products are not intended for use in life support appliances, devices, or systems. Use of a Xilinx product in such applications without the written consent of the appropriate Xilinx officer is prohibited.

The contents of this manual are owned and copyrighted by Xilinx. Copyright 1994-2004 Xilinx, Inc. All Rights Reserved. Except as stated herein, none of the material may be copied, reproduced, distributed, republished, downloaded, displayed, posted, or transmitted in any form or by any means including, but not limited to, electronic, mechanical, photocopying, recording, or otherwise, without the prior written consent of Xilinx. Any unauthorized use of any material contained in this manual may violate copyright laws, trademark laws, the laws of privacy and publicity, and communications regulations and statutes.

## RocketIO BERT Reference Design User Guide UG064 (v2.4) P/N 0402272 May 28, 2004

The following table shows the revision history for this document.

|          | Version | Revision                                                                                                               |
|----------|---------|------------------------------------------------------------------------------------------------------------------------|
| 09/26/02 | 1.0     | Initial internal release                                                                                               |
| 10/28/02 | 1.1     | Updates for clarity.                                                                                                   |
| 12/17/02 | 2.1     | Updated version of this document to be consistent to version 2.1 of the RocketIO<br>Transceiver BERT Reference Design. |
|          |         |                                                                                                                        |
| 06/18/03 | 2.2     | Major revisions in all sections to provide an EDK version of the Reference System.                                     |
| 04/04/04 | 2.3     | Not released.                                                                                                          |
| 05/28/04 | 2.4     | Added support for ML324 and ML325 platforms.                                                                           |
|          |         | Initial Xilinx release.                                                                                                |

RocketIO BERT Reference Design User Guide

# Table of Contents

## Preface: About This Guide

| Guide Contents       | 7 |
|----------------------|---|
| Additional Resources | 7 |
| Conventions          | 8 |
| Typographical        | 8 |
| Online Document      | 9 |

## **RocketIO BERT Reference Design**

| <b>Introduction</b>                                  |
|------------------------------------------------------|
| Related Documents 13                                 |
| <b>Board Setup</b>                                   |
| System Clock Input                                   |
| MGT Location                                         |
| MGT Clock Input                                      |
| SMA Cables                                           |
| RS-232 Port                                          |
| FPGA Configuration                                   |
| Using Parallel Cable III or Parallel Cable 1V Cables |
| Using a System ACE Controller 20                     |
| User DIP Switches                                    |
| User Push Buttons                                    |
| User LEDs                                            |
| MGT Clock Outputs                                    |
| <b>PC Terminal</b>                                   |
| Setting Up Terminal Programs                         |
| Tera Term Pro.         29                            |
| Operation                                            |
| Start-Up Screen                                      |
| Main Menu                                            |
| Set RocketIO Attributes Menu                         |
| Run RocketIO BERT Test Menu    35                    |
| Scan for MGT Instances Menu 40                       |
| Other Menus                                          |
| Pattern Selection                                    |







## Preface

## About This Guide

The RocketIO<sup>™</sup> BERT reference design for ML32x platforms demonstrates a 2.5 Gbps to 3.125 Gbps serial link between two RocketIO multi-gigabit transceiver (MGT) ports, embedded within a single Virtex-II Pro<sup>™</sup> FPGA.

## **Guide Contents**

This manual contains the following chapter:

• "RocketIO BERT Reference Design" which demonstrates a 2.5 Gbps to 3.125 Gbps serial link between two RocketIO multi-gigabit transceiver (MGT) ports embedded within a single Virtex-II Pro FPGA on the ML32x platform.

## **Additional Resources**

For additional information, go to <u>http://support.xilinx.com</u>. The following table lists some of the resources you can access from this website. You can also directly access these resources using the provided URLs.

| Resource          | Description/URL                                                                                                                                   |
|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| Tutorials         | Tutorials covering Xilinx design flows, from design entry to verification and debugging                                                           |
|                   | http://support.xilinx.com/support/techsup/tutorials/index.htm                                                                                     |
| Answer Browser    | Database of Xilinx solution records                                                                                                               |
|                   | http://support.xilinx.com/xlnx/xil_ans_browser.jsp                                                                                                |
| Application Notes | Descriptions of device-specific design techniques and approaches                                                                                  |
|                   | http://support.xilinx.com/apps/appsweb.htm                                                                                                        |
| Data Sheets       | Device-specific information on Xilinx device characteristics,<br>including readback, boundary scan, configuration, length count,<br>and debugging |
|                   | http://support.xilinx.com/xlnx/xweb/xil_publications_index.jsp                                                                                    |
| Problem Solvers   | Interactive tools that allow you to troubleshoot your design issues                                                                               |
|                   | http://support.xilinx.com/support/troubleshoot/psolvers.htm                                                                                       |
| Tech Tips         | Latest news, design tips, and patch information for the Xilinx design environment                                                                 |
|                   | http://www.support.xilinx.com/xlnx/xil_tt_home.jsp                                                                                                |

## Conventions

This document uses the following conventions. An example illustrates each convention.

## Typographical

The following typographical conventions are used in this document:

| Convention          | Meaning or Use                                                                                                        | Example                                                                                                  |  |  |  |
|---------------------|-----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|--|--|--|
| Courier font        | Messages, prompts, and<br>program files that the system<br>displays                                                   | speed grade: - 100                                                                                       |  |  |  |
| Courier bold        | Literal commands that you<br>enter in a syntactical statement                                                         | ngdbuild design_name                                                                                     |  |  |  |
| Helvetica bold      | Commands that you select from a menu                                                                                  | $\textbf{File} \rightarrow \textbf{Open}$                                                                |  |  |  |
|                     | Keyboard shortcuts                                                                                                    | Ctrl+C                                                                                                   |  |  |  |
|                     | Variables in a syntax<br>statement for which you must<br>supply values                                                | ngdbuild design_name                                                                                     |  |  |  |
| Italic font         | References to other manuals                                                                                           | See the <i>Development System</i><br><i>Reference Guide</i> for more<br>information.                     |  |  |  |
|                     | Emphasis in text                                                                                                      | If a wire is drawn so that it<br>overlaps the pin of a symbol,<br>the two nets are <i>not</i> connected. |  |  |  |
| Square brackets []  | An optional entry or<br>parameter. However, in bus<br>specifications, such as<br><b>bus[7:0]</b> , they are required. | <b>ngdbuild</b> [option_name]<br>design_name                                                             |  |  |  |
| Braces { }          | A list of items from which you must choose one or more                                                                | lowpwr ={on off}                                                                                         |  |  |  |
| Vertical bar        | Separates items in a list of choices                                                                                  | lowpwr ={on off}                                                                                         |  |  |  |
| Vertical ellipsis   | Repetitive material that has been omitted                                                                             | IOB #1: Name = QOUT'<br>IOB #2: Name = CLKIN'                                                            |  |  |  |
| Horizontal ellipsis | Repetitive material that has been omitted                                                                             | <b>allow block</b> block_name loc1 loc2 locn;                                                            |  |  |  |



## **Online Document**

The following conventions are used in this document:

| Convention            | Meaning or Use                                             | Example                                                                                                         |
|-----------------------|------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|
| Blue text             | Cross-reference link to a location in the current document | See the section "Additional<br>Resources" for details.<br>Refer to "Title Formats" in<br>Chapter 1 for details. |
| Red text              | Cross-reference link to a location in another document     | See Figure 2-5 in the Virtex-II Handbook.                                                                       |
| Blue, underlined text | Hyperlink to a website (URL)                               | Go to <u>http://www.xilinx.com</u><br>for the latest speed files.                                               |





# RocketIO BERT Reference Design

## Introduction

The RocketIO<sup>TM</sup> BERT reference design for the ML32x development platforms demonstrates a 2.5 Gbps to 3.125 Gbps serial link between two RocketIO multi-gigabit transceiver (MGT) ports, embedded within a single Virtex-II Pro<sup>TM</sup> FPGA. This user guide provides instructions to set up and operate the MGT BERT reference design on the ML320, ML321, ML323, ML324, and ML325 platforms (referred to as the *ML32x platform*).

Figure 1 illustrates a block diagram of the MGT bit-error rate test (BERT) reference design. A CoreConnect infrastructure connects the PowerPC 405 processor (PPC405) to memory and the peripheral using the processor local bus (PLB) to build a design. The reference design uses the *Embedded Development Kit* (EDK), listed in "Related Documents," page 13, to build the PPC405 design that can be easily modified or extended.



Figure 1: High-Level Hardware View: MGT BERT Reference Design

www.xilinx.com 1-800-255-7778 The reference design uses a 2-channel Xilinx bit-error rate tester (BERT) module to generate and verify high-speed serial data transmitted and received by the MGTs.

The 2-channel BERT module uses four MGTs in the design. Each BERT module instantiates two MGTs: the active MGT and the idle MGT. The active MGT connects both BERT transmitter (pattern generator) and receiver (pattern checker). As an option in the design, the idle MGT connects only to BERT transmitter. The idle MGT can be used to create adjustable noise interference to the active MGT.

The BERT uses RXRECCLK from the MGT to drive its receiving side logic. This makes the reference design capable of performing an asynchronous test between two boards.

The BERT constructs transmitting data using either pseudo-random bit sequence (PRBS) pattern, clock pattern, or user defined pattern. The receiver in BERT compares the incoming data with the expected data to analyze for errors. The BERT supports several types of user selectable PRBS and clock patterns. Frame counters in the receiver are used to track the total number of data words (frames) received, total number of data words with bit errors, total number of bit errors. The processor reads the status and counter values from the BERT through the PLB interface, then sends the information to the UART.

This reference design supports in-circuit partial reconfiguration of MGT attributes using the Virtex-II Pro internal configuration access port (ICAP). Using the this solution, the user can perform a partial reconfiguration of the MGTs pre-emphasis and differential swing control attributes.



## **Related Documents**

Prior to generating an MGT BERT reference design, the user should be familiar with the following:

- Xilinx, Inc.: *Embedded Development Kit*, <u>http://www.xilinx.com/edk</u>.
- Xilinx, Inc., UG033: Virtex-II Pro ML320, ML321, ML323 Platform User Guide. <u>http://www.xilinx.com/bvdocs/userguides/ug033.pdf</u>. This document provides details for using the ML32x Platform.
- Xilinx, Inc., UG063: Virtex-II Pro ML32 and ML324 Platform User Guide. <u>http://www.xilinx.com/bvdocs/userguides/ug063.pdf</u>. This document provides details for using the ML32x Platform.
- Xilinx, Inc., XAPP662: *In-Circuit Partial Reconfiguration of RocketIO Attributes*, <u>http://www.xilinx.com/bvdocs/appnotes/xapp662.pdf</u>. This document provides more information about ICAP and in-circuit partial reconfiguration of MGT attributes.
- Xilinx, Inc., XAPP661: *RocketIO Transceiver Bit-Error Rate Tester*, <u>http://www.xilinx.com/bvdocs/appnotes/xapp661.pdf</u>. This document provides detailed information regarding the BERT reference design and PRBS patterns.
- Xilinx, Inc., DS080: System ACE Compact Flash Solution http://www.xilinx.com/bvdocs/publications/ds080.pdf
- Xilinx, Inc., UG024: RocketIO Transceiver User Guide http://www.xilinx.com/bvdocs/userguides/ug024.pdf
- Xilinx, Inc., UG012: Virtex-II Pro Platform FPGA User Guide http://www.xilinx.com/bvdocs/userguides/ug012.pdf

Other reference material includes:

- IEEE Standard 802.3-2002, "Part 3: Carrier sense multiple access with collision detection"
- (CSMA/CD) access method and physical layer specifications"
- ITU-T Recommendation O.150, "General Requirements for Instrumentation for Performance Measurements on Digital Transmission Equipment", May 1996
- IEEE Standard 802.3ae-2002, "Amendment: Media Access Control (MAC) Parameters, Physical Layer, and Management Parameters for 10 Gb/s Operation", August 2002

## **Board Setup**

## System Clock Input

The reference design uses a 50 MHz clock input and a digital clock manager (DCM) configured with a 4x clock multiplier for the PPC sub-system. In this reference design, the PowerPC operates at 200 MHz with a PLB frequency of 50 MHz.

To enable the system clock, place a 2.5V LVTTL-type, half- or full-sized 50 MHz oscillator at oscillator socket X5, then place the jumper J70 to ON and J72 to VCCO.

## **MGT** Location

This reference design drives two or four MGTs at a time. The *idle* MGTs (idle MGT0 and idle MGT1) are optional and may be removed from the design. The *active* MGTs (active MGT0 and active MGT1) can be configured two ways, depending on the bitstream chosen to configure the FPGA:

- **Single-bank configuration**: The two active MGTs can either be on the top bank or on the bottom bank of the FPGA
- **Split-bank configuration:** One MGT is placed onto the top bank, and the other one onto the bottom bank of the FPGA. Since different clocks drive top and bottom bank transceivers, this configuration actually emulates the communication of two different boards.

MGT0 represents the transceiver on the left side while MGT1 represents the transceiver on the right side, as seen from the Xilinx FPGA editor or Xilinx floor planner viewpoint. Table 1, lists both active and idle MGTs and their corresponding locations on the ML320, and ML321 platforms.

Table 1: MGT Identity and Location on the ML320 and ML321 Platforms

|             |          | MGT Silkscreen Label |      |      |        |       |       |       |    |  |  |  |  |
|-------------|----------|----------------------|------|------|--------|-------|-------|-------|----|--|--|--|--|
| MGT Plac    |          | Т                    | ор   |      | Bottom |       |       |       |    |  |  |  |  |
| Configu     | MGT9     | MGT7                 | MGT6 | MGT4 | MGT16  | MGT18 | MGT19 | MGT21 |    |  |  |  |  |
|             | TOP03    | A1                   | I1   | 10   | A0     | Х     | Х     | X     | Х  |  |  |  |  |
| Single Bank | TOP12    | I1                   | A1   | A0   | 10     | Х     | Х     | Х     | Х  |  |  |  |  |
| Single Dank | BOT03    | Х                    | Х    | Х    | X      | A1    | I1    | IO    | A0 |  |  |  |  |
|             | BOT12    | Х                    | Х    | Х    | Х      | I1    | A1    | A0    | 10 |  |  |  |  |
| Split Bank  | TOP0BOT3 | Х                    | Х    | 10   | A0     | A1    | I1    | X     | Х  |  |  |  |  |

#### Notes:

A0 - Active MGT0; A1 - Active MGT1; I0 - Idle MGT0; I1 - Idle MGT1; X - Inactive MGT



Table 2 lists both active and idle MGTs and their corresponding locations on the ML323 and ML324 platforms.

| Table 2: | MGT Identity | and Location | on the ML323 | and ML324 | Platforms |
|----------|--------------|--------------|--------------|-----------|-----------|
|----------|--------------|--------------|--------------|-----------|-----------|

| MGT                   |       | MGT Silkscreen Label |           |           |      |      |            |            |       |        |       |           |       |       |           |       |
|-----------------------|-------|----------------------|-----------|-----------|------|------|------------|------------|-------|--------|-------|-----------|-------|-------|-----------|-------|
| Placement             | Тор   |                      |           |           |      |      |            |            |       | Bottom |       |           |       |       |           |       |
| (Single Bank<br>Only) | MGT11 | MGT9                 | MGT8      | MGT7      | MGT6 | MGT5 | MGT4       | MGT2       | MGT14 | MGT16  | MGT17 | MGT18     | MGT19 | MGT20 | MGT21     | MGT23 |
| TOP03                 | Х     | Х                    | Х         | Х         | A1   | I1   | <b>I</b> 0 | A0         | X     | X      | Х     | Х         | Х     | Х     | Х         | Х     |
| TOP12                 | Х     | Х                    | Х         | Х         | I1   | A1   | <b>A0</b>  | <b>I</b> 0 | Х     | Х      | Х     | Х         | Х     | Х     | Х         | Х     |
| TOP47                 | A1    | I1                   | I0        | <b>A0</b> | Х    | X    | X          | Х          | X     | X      | Х     | Х         | Х     | Х     | Х         | Х     |
| TOP56                 | I1    | A1                   | <b>A0</b> | I0        | Х    | Х    | X          | Х          | Х     | Х      | Х     | Х         | Х     | Х     | Х         | Х     |
| BOT03                 | Х     | Х                    | X         | Х         | X    | X    | X          | Х          | X     | X      | Х     | Х         | A1    | I1    | I0        | A0    |
| BOT12                 | Х     | Х                    | Х         | Х         | Х    | Х    | X          | Х          | Х     | Х      | Х     | Х         | I1    | A1    | <b>A0</b> | I0    |
| BOT47                 | Х     | Х                    | Х         | Х         | Х    | X    | X          | Х          | A1    | I1     | I0    | <b>A0</b> | Х     | Х     | Х         | Х     |
| BOT56                 | Х     | Х                    | Х         | Х         | Х    | X    | Х          | Х          | I1    | A1     | A0    | I0        | Х     | Х     | Х         | Х     |

Notes:

A0 - Active MGT0; A1 - Active MGT1; I0 - Idle MGT0; I1 - Idle MGT1; X - Inactive MGT

Table 3 lists both active and idle MGTs and their corresponding locations on the ML325 platform.

| MGT Placement         |       |       |      |      |      |      |      |      | MGT  | Silkso | creen | Label     |       |       |       |       |       |       |           |       |
|-----------------------|-------|-------|------|------|------|------|------|------|------|--------|-------|-----------|-------|-------|-------|-------|-------|-------|-----------|-------|
| Configuration         |       | Тор   |      |      |      |      |      |      |      |        |       | Bottom    |       |       |       |       |       |       |           |       |
| (Single Bank<br>Only) | MGT11 | MGT10 | MGT9 | MGT8 | MGT7 | MGT6 | MGT5 | MGT4 | MGT3 | MGT2   | MGT14 | MGT15     | MGT16 | MGT17 | MGT18 | MGT19 | MGT20 | MGT21 | MGT22     | MGT23 |
| TOP03                 | Х     | Х     | Х    | Х    | Х    | Х    | A1   | I1   | I0   | A0     | Х     | Х         | Х     | Х     | Х     | Х     | Х     | Х     | Х         | Х     |
| TOP12                 | Х     | Х     | Х    | Х    | Х    | Х    | I1   | A1   | A0   | I0     | Х     | Х         | Х     | Х     | Х     | Х     | Х     | Х     | Х         | Х     |
| TOP47                 | Х     | Х     | A1   | I1   | I0   | A0   | Х    | Х    | Х    | Х      | Х     | Х         | Х     | Х     | Х     | Х     | Х     | Х     | Х         | Х     |
| TOP56                 | Х     | Х     | I1   | A1   | A0   | I0   | Х    | Х    | Х    | Х      | Х     | Х         | Х     | Х     | Х     | Х     | Х     | Х     | Х         | Х     |
| TOP89                 | A1    | A0    | I1   | I0   | Х    | Х    | Х    | Х    | Х    | Х      | Х     | Х         | Х     | Х     | Х     | Х     | Х     | Х     | Х         | Х     |
| BOT03                 | Х     | Х     | Х    | Х    | Х    | Х    | Х    | Х    | Х    | Х      | Х     | Х         | Х     | Х     | Х     | Х     | A1    | I1    | I0        | A0    |
| BOT12                 | Х     | Х     | Х    | Х    | Х    | Х    | Х    | Х    | Х    | Х      | Х     | Х         | Х     | Х     | Х     | Х     | I1    | A1    | <b>A0</b> | I0    |
| BOT47                 | Х     | Х     | Х    | Х    | Х    | Х    | Х    | Х    | Х    | Х      | Х     | Х         | A1    | I1    | I0    | A0    | Х     | Х     | Х         | Х     |
| BOT56                 | Х     | Х     | Х    | Х    | Х    | Х    | Х    | Х    | Х    | Х      | Х     | Х         | I1    | A1    | A0    | I0    | Х     | Х     | Х         | Х     |
| BOT89                 | Х     | Х     | Х    | Х    | Х    | Х    | Х    | Х    | Х    | Х      | A1    | <b>A0</b> | I1    | I0    | Х     | Х     | Х     | Х     | Х         | Х     |

Table 3: MGT Identity and Location on the ML325 Platform

#### Notes:

A0 - Active MGT0; A1 - Active MGT1; I0 - Idle MGT0; I1 - Idle MGT1; X - Inactive MGT

### **MGT Clock Input**

The reference design uses either a 125 MHz or 156.25 MHz clock input to drive the BREFCLK or BREFCLK2 on the target MGTs. Note that the MGT's data rate will be either 2.5 Gbps or 3.125 Gbps accordingly.

Two on-board differential oscillators (located either on the top edge or the bottom edge of the board) can provide 125 MHz or 156.25 MHz differential clock input to the MGTs. Two pairs of 50  $\Omega$  SMA connectors (located either on the top edge or the bottom edge of the board) can provide a differential clock input from an external functional generator.

The reference design requires one of these four differential clock sources at a time for any of the four placements where MGTs are placed on the same bank. This depends on (1) which bank of the transceivers is chosen to operate in the design, and (2) which type of clock input is more favored by the user's application.

For the fifth (top and bottom) placement where the MGTs are placed on different banks, it requires two of the four differential clock sources at a time. Table 4 lists the location of those the four differential clock sources.

| Target | MGT Clock Input | MG                    | Jumper                |                  |  |
|--------|-----------------|-----------------------|-----------------------|------------------|--|
| MGT    | MGT Clock Input | Settings              |                       |                  |  |
| Тор    | BREFCLK         | OSC *<br>X2           | SMA<br><b>J21/J23</b> | J74: VCCO        |  |
| MGTs   | BREFCLK2        | SMA<br><b>J21/J23</b> | OSC<br>X2             | J68: ON          |  |
| Bottom | BREFCLK         | SMA<br><b>J41/J42</b> | OSC<br>X4             | <b>J73:</b> VCCO |  |
| MGTs   | BREFCLK2        | OSC<br>X4             | SMA<br><b>J41/J42</b> | J69: ON          |  |

Table 4: MGT Clock Selection and Settings

Notes:

\* OSC = On board oscillator



### **SMA Cables**

The reference design requires four SMA-to-SMA coax cables to make a connection between two active MGT transceivers. Table 5 describes the two topologies the user can choose from to connect these cables.

Note: Tighten the screws on each end of the SMA cables to ensure secured connection.

Table 5: SMA Cables Connection Topology

| Тороlоду                           | Connection                         |
|------------------------------------|------------------------------------|
|                                    | Active MGT0 TXP -> Active MGT0 RXP |
| Loophack on each transcoiver       | Active MGT0 TXN -> Active MGT0 RXN |
| Loopback on each transceiver       | Active MGT1 TXP -> Active MGT1 RXP |
|                                    | Active MGT1 TXN -> Active MGT1 RXN |
|                                    | Active MGT0 TXP -> Active MGT1 RXP |
| Crossover between two transceivers | Active MGT0 TXN -> Active MGT1 RXN |
| Crossover between two transcervers | Active MGT0 RXP <- Active MGT1 TXP |
|                                    | Active MGT0 RXN <- Active MGT1 TXN |

## RS-232 Port

The reference design uses the on-board RS-232 port to communicate with a PC through a serial cable. The design can receive control command and send status through the serial interface.

Connect one end of a null-modem (crossover) serial cable to the RS-232 port, the other end to a DB-9 serial port on a PC. Place the jumper J100 to ON.

## **FPGA** Configuration

Bitstream files (\*.bit) and System ACE<sup>TM</sup> files (\*.ace) are provided to configure the FPGA in JTAG mode using one of the following options:

- Parallel Cable III cable
- Parallel Cable IV cable
- System ACE configuration controller

#### Using Parallel Cable III or Parallel Cable 1V Cables

To configure the FPGA through a Parallel Cable III or IV cable:

- 1. Choose the right bitstream file that uses the desired MGT pair.
  - Each bitstream targets two active MGTs and two idle MGTs in the FPGA with predefined MGT property settings for the TX\_PREEMPHASIS and TX\_CTRL\_DIFF levels. By default, TX\_PREEMPHASIS is set to 20% and TX\_CTRL\_DIFF is set to 500 mV on both active MGTs.
  - Table 6, page 19 lists all the bitstream filenames with corresponding MGT placement configuration.
- 2. Connect the Parallel III or IV cable to the ML32x Platform JTAG Port.
- 3. Power-on the ML32x platform.
- 4. Start the Xilinx iMPACT program.
- 5. Initialize the Boundary Scan chain in iMPACT.
- If necessary, assign the System ACE BSDL file to the first device on the chain. The System ACE BSDL file is available at http://www.support.xilinx.com/support/sw\_bsdl.htm
- 7. Assign the bitstream file to the second device.
- 8. Download the bitstream onto the second device (the FPGA) by invoking the Program command in iMPACT.
- 9. DONE LED (DS2) should light to indicate a successful configuration on the FPGA.



Table 6: Bitstream Filenames and Target MGT Configuration

XILINX<sup>®</sup>

| Target<br>Platform | Target<br>Device   | Filename                              | Target MGT<br>Placement<br>Configuration <sup>*</sup> |
|--------------------|--------------------|---------------------------------------|-------------------------------------------------------|
|                    |                    | ml325_2vp70/bit/ml325_2vp70_top03.bit | TOP03                                                 |
|                    |                    | ml325_2vp70/bit/ml325_2vp70_top12.bit | TOP12                                                 |
|                    | XC2VP70<br>-FF1704 | ml325_2vp70/bit/ml325_2vp70_top47.bit | TOP47                                                 |
|                    |                    | ml325_2vp70/bit/ml325_2vp70_top56.bit | TOP56                                                 |
| MI 325             |                    | ml325_2vp70/bit/ml325_2vp70_top89.bit | TOP89                                                 |
| 1012525            |                    | ml325_2vp70/bit/ml325_2vp70_bot03.bit | BOT03                                                 |
|                    |                    | ml325_2vp70/bit/ml325_2vp70_bot12.bit | BOT12                                                 |
|                    |                    | ml325_2vp70/bit/ml325_2vp70_bot47.bit | BOT47                                                 |
|                    |                    | ml325_2vp70/bit/ml325_2vp70_bot56.bit | BOT56                                                 |
|                    |                    | ml325_2vp70/bit/ml325_2vp70_bot89.bit | BOT89                                                 |

#### Table 6: Bitstream Filenames and Target MGT Configuration (Continued)

Notes:

\* Refer to Table 1, page 14, Table 2, page 15, and Table 3, page 15 for active and idle MGT locations in each configuration.

#### Using a System ACE Controller

To configure the FPGA through System ACE controller:

- 1. Ensure the file structure for the CompactFlash card is like the one in Table 7, page 21.
- 2. Plug in the CompactFlash card that stores the System ACE files into the CompactFlash socket.
- 3. Use the configuration address DIP switches to choose one of the ACE files stored in the CompactFlash memory card. Table 8, page 22 lists all the System ACE filenames associated with target MGT configurations.
- 4. Place a 30 MHz oscillator at socket X1 (A slower oscillator is acceptable.) Consult DS080 *System ACE Compact Flash Solution Data Sheet* for more information (see "Related Documents," page 13).
- 5. Place a jumper on J63 to ON.
- 6. Power-on the board. Press the RESET push button (SW4) on System ACE to reset the System ACE controller. STATUS LED (DS7) should light. Otherwise, press the RESET button again.
- 7. The DONE LED (DS2) should light to indicate a successful configuration.

| Platform and Device      | File Structure                                                                                                                                                                                                                                                                                                                                         |
|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ML320/ML321<br>(XC2VP7)  | <pre>xilinx.sys  ml32x  rev0    ml32x_2vp7_top03.ace  rev1    ml32x_2vp7_top12.ace  rev2    ml32x_2vp7_bot03.ace  rev3    ml32x_2vp7_bot12.ace  rev4  rev4  ml32x_2vp7_top0bot3.ace</pre>                                                                                                                                                              |
| ML323/ML324<br>(XC2VP50) | <pre>xilinx.sys<br/> ml32x<br/> rev0<br/>   ml32x_2vp50_top03.ace<br/> rev1<br/>   ml32x_2vp50_top12.ace<br/> rev2<br/>   ml32x_2vp50_top47.ace<br/> rev3<br/>   ml32x_2vp50_bot03.ace<br/> rev4<br/>   ml32x_2vp50_bot12.ace<br/> rev6<br/>   ml32x_2vp50_bot47.ace<br/> rev7<br/> ml32x_2vp50_bot56.ace</pre>                                        |
| ML325<br>(XC2VP70)       | <pre>xilinx.sys<br/> ml32x<br/> rev0<br/>   ml32x_2vp70_top03.ace<br/> rev1<br/>   ml32x_2vp70_top12.ace<br/> rev2<br/>   ml32x_2vp70_top47.ace<br/> rev3<br/>   ml32x_2vp70_top56.ace<br/> rev4<br/>   ml32x_2vp70_bot03.ace<br/> rev5<br/>   ml32x_2vp70_bot12.ace<br/> rev6<br/>   ml32x_2vp70_bot47.ace<br/> rev7<br/> ml32x_2vp70_bot56.ace</pre> |

#### Table 7: System ACE CompactFlash File Structure

**Product Not Recommended for New Designs** 

#### Notes:

The ACE files for TOP89 and BOT89 configurations on the ML325 platform are not provided because there are only up to eight addresses on the System ACE CompactFlash to place the files.

## 

| Target<br>Platform | Target<br>Device   | System ACE<br>Config Address<br>DIP Switch [2:0] <sup>(1)</sup> | Filename                           | Target MGT<br>Placement<br>Configuration <sup>(2)</sup> |
|--------------------|--------------------|-----------------------------------------------------------------|------------------------------------|---------------------------------------------------------|
|                    |                    | 000                                                             | ml320/rev0/ml320_2vp7_top03.ace    | TOP03                                                   |
|                    |                    | OOC                                                             | ml320/rev1/ml320_2vp7_top12.ace    | TOP12                                                   |
| ML320              | XC2VP7<br>-FG456   | OCO                                                             | ml320/rev2/ml320_2vp7_bot03.ace    | BOT03                                                   |
|                    |                    | OCC                                                             | ml320/rev3/ml320_2vp7_bot12.ace    | BOT12                                                   |
|                    |                    | COO                                                             | ml320/rev4/ml320_2vp7_top0bot3.ace | TOP0BOT3                                                |
|                    |                    | 000                                                             | ml321/rev0/ml321_2vp7_top03.ace    | TOP03                                                   |
|                    |                    | OOC                                                             | ml321/rev1/ml321_2vp7_top12.ace    | TOP12                                                   |
| ML321              | XC2VP7<br>-FF672   | OCO                                                             | ml321/rev2/ml321_2vp7_bot03.ace    | BOT03                                                   |
|                    |                    | OCC                                                             | ml321/rev3/ml321_2vp7_bot12.ace    | BOT12                                                   |
|                    |                    | COO                                                             | ml321/rev4/ml321_2vp7_top0bot3.ace | TOP0BOT3                                                |
|                    | XC2VP50<br>-FF1152 | 000                                                             | ml323/rev0/ml323_2vp50_top03.ace   | TOP03                                                   |
|                    |                    | OOC                                                             | ml323/rev1/ml323_2vp50_top12.ace   | TOP12                                                   |
| ML323              |                    | OCO                                                             | ml323/rev2/ml323_2vp50_top47.ace   | TOP47                                                   |
|                    |                    | OCC                                                             | ml323/rev3/ml323_2vp50_top56.ace   | TOP56                                                   |
|                    |                    | COO                                                             | ml323/rev4/ml323_2vp20_bot03.ace   | BOT03                                                   |
|                    |                    | COC                                                             | ml323/rev5/ml323_2vp20_bot12.ace   | BOT12                                                   |
|                    |                    | ССО                                                             | ml323/rev6/ml323_2vp50_bot47.ace   | BOT47                                                   |
|                    |                    | CCC                                                             | ml323/rev7/ml323_2vp50_bot56.ace   | BOT56                                                   |
|                    |                    | 000                                                             | ml324/rev0/ml324_2vp50_top03.ace   | TOP03                                                   |
|                    |                    | OOC                                                             | ml324/rev1/ml324_2vp50_top12.ace   | TOP12                                                   |
|                    |                    | OCO                                                             | ml324/rev2/ml324_2vp50_top47.ace   | TOP47                                                   |
| MI 224             | XC2VP50            | OCC                                                             | ml324/rev3/ml324_2vp50_top56.ace   | TOP56                                                   |
| WIL324             | -FF1517            | COO                                                             | ml324/rev4/ml324_2vp20_bot03.ace   | BOT03                                                   |
|                    |                    | COC                                                             | ml324/rev5/ml324_2vp20_bot12.ace   | BOT12                                                   |
|                    |                    | ССО                                                             | ml324/rev6/ml324_2vp50_bot47.ace   | BOT47                                                   |
|                    |                    | CCC                                                             | ml324/rev7/ml324_2vp50_bot56.ace   | BOT56                                                   |

#### Table 8: System ACE Filenames and Target MGT Configuration



| Target<br>Platform | Target<br>Device   | System ACE<br>Config Address<br>DIP Switch [2:0] <sup>(1)</sup> | Filename                         | Target MGT<br>Placement<br>Configuration <sup>(2)</sup> |
|--------------------|--------------------|-----------------------------------------------------------------|----------------------------------|---------------------------------------------------------|
|                    |                    | 000                                                             | ml325/rev0/ml325_2vp70_top03.ace | TOP03                                                   |
|                    |                    | OOC                                                             | ml325/rev1/ml325_2vp70_top12.ace | TOP12                                                   |
| ML325              | XC2VP70<br>-FF1704 | OCO                                                             | ml325/rev2/ml325_2vp70_top47.ace | TOP47                                                   |
|                    |                    | OCC                                                             | ml325/rev3/ml325_2vp70_top56.ace | TOP56                                                   |
|                    |                    | COO                                                             | ml325/rev4/ml325_2vp70_bot03.ace | BOT03                                                   |
|                    |                    | COC                                                             | ml325/rev5/ml325_2vp70_bot12.ace | BOT12                                                   |
|                    |                    | ССО                                                             | ml325/rev6/ml325_2vp70_bot47.ace | BOT47                                                   |
|                    |                    | CCC                                                             | ml325/rev7/ml325_2vp70_bot56.ace | BOT56                                                   |
|                    |                    |                                                                 |                                  | TOP89 <sup>(3)</sup>                                    |
|                    |                    |                                                                 |                                  | BOT89 <sup>(3)</sup>                                    |

#### Table 8: System ACE Filenames and Target MGT Configuration (Continued)

Notes:

1. O - Open, C - Close

2. Refer to Table 1, page 14, Table 2, page 15, and Table 3, page 15 for active and idle MGT locations in each configuration.

3. ACE files for TOP89 and BOT89 configurations on the ML325 platform are not provided because there are only up to eight addresses on the System ACE CompactFlash to place the files.

### **User DIP Switches**

The ML32x platform has 16 or 20 active-high user DIP switches divided into two rows (SW2 and SW1). The reference design can take the control command either from the PC terminal (keyboard input) or from the DIP switches. A DIP switch in the ON position will pass a logic "1" to the FPGA.

To enable the DIP Switch inputs, the user must switch SW1-5 to the ON position. Otherwise, the reference design will take the inputs from the PC terminal by default.

Table 9 and Table 10 lists the functions of these switches.

| SW2 | Function                               | Default<br>Value | Note |
|-----|----------------------------------------|------------------|------|
| 1   | Toggle Active MGT0 TxInhibit           | OFF              | 1    |
| 2   | Toggle Active MGT0 PowerDown           | OFF              | 1    |
| 3   | Toggle Active MGT0 Loopback            | OFF              | 1,2  |
| 4   | Toggle Active MGT0 Loopback            | OFF              | 1,2  |
| 5   | Toggle Active MGT0 PatternSelection[0] | OFF              | 3    |
| 6   | Toggle Active MGT0 PatternSelection[1] | OFF              | 3    |
| 7   | Toggle Active MGT0 PatternSelection[2] | OFF              | 3    |
| 8   | Toggle Active MGT0 PatternSelection[3] | OFF              | 3    |

Table 9: User DIP Switches Functions - SW2 (Top Row)

#### Notes:

1. Consult UG024: RocketIO Transceiver User Guide for more information regarding this function.

2. When the user sets Loopback[1:0] = 10, the MGT is put into serial loopback mode. When the user sets Loopback[1:0] = 01, the MGT is put into internal parallel loopback.

3. Refer to "Pattern Selection," page 41 for additional information.

| SW1 | Function                        | Default<br>Value | Note |
|-----|---------------------------------|------------------|------|
| 1   | Toggle Active MGT1 TxInhibit    | OFF              |      |
| 2   | Toggle Active MGT1 PowerDown    | OFF              |      |
| 3   | Toggle Active MGT1 Loopback[0]  | OFF              |      |
| 4   | Toggle Active MGT1 Loopback[1]  | OFF              |      |
| 5   | Toggle DIP Switches Inputs      | OFF              |      |
| 6   | Toggle Active MGT0 Error Insert | OFF              |      |
| 7   | Toggle Active MGT1 Error Insert | OFF              |      |
| 8   | Switch Transceiver Clock Input  | OFF              | 1    |

#### Notes:

1. OFF uses BREFCLK input; ON uses BREFCLK2 input.



## **User Push Buttons**

The reference design uses four active-high user push buttons to issue different resets on the design. Table 11 lists the function of these push buttons and their corresponding locations.

| Label | Function         | Description                                                                                                                                                                                     | Note                                                                                                                                                                                     |
|-------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SW7   | System<br>Reset  | Reset the PPC405 module, restart<br>the software program, invoke<br>BERT Reset Sequence.                                                                                                        | The BERT Reset Sequence<br>begins with a reset on all<br>MGTs, followed by multiple<br>TX Resets on both BERT<br>transmitters, then ends with<br>an RX Resets on both BERT<br>receivers. |
| SW6   | MGT0 TX<br>Reset | Reset the MGT in BERT0 (MGT0)<br>and send an initialization<br>sequence to the remote receiver.<br>The detection of this initialization<br>sequence will cause the remote<br>receiver to reset. | The user can press each one<br>of these push buttons to<br>issue a dedicated TX Reset<br>in order to recover the link<br>on each of the BERTs.                                           |
| SW3   | MGT1 TX<br>Reset | Reset the MGT in BERT1 (MGT1)<br>and send an initialization<br>sequence to the remote receiver.<br>The detection of this initialization<br>sequence will cause the remote<br>receiver to reset. |                                                                                                                                                                                          |
| SW8   | RX<br>Reset      | Clear all frame counters in both BERTs.                                                                                                                                                         |                                                                                                                                                                                          |

Table 11: Function of User Push Buttons

### **User LEDs**

The ML32x Platform has 16 or 20 user LEDs divided into two rows (Row 2 and Row 1). The reference design uses 16 LEDs to display BERT status. The top row (Row 2) of the LEDs displays the status of MGT0 and the bottom row (Row 1) of LEDs displays the status of MGT1. Table 12 and Table 13, page 27 describe the action of each LED.

A system reset causes all the user LEDs to light in a chasing effect. This effect is followed for a short period of time by alternating lights on the TxDetect, DataDetect, ErrorDetect, Abort and DropFrame LEDs, which indicates a BERT reset sequence in process. After that the user LEDs start displaying BERT status. A typical scenario would be a steady light on Link LED and a blinking light (for PRBS pattern) or no light (for clock pattern) on the DataDetect LED.

Any occurrence of data error since Link is up will light the DropFrame LED, which will stay ON and can only be cleared by a system reset or an RX reset. In this way, the user can easily identify any error on the MGT.

|       | Label                         |             |                                                                                                                                                                                                           |
|-------|-------------------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ML320 | ML321, ML323,<br>ML324, ML325 | Name        | Action and Description                                                                                                                                                                                    |
| DS23  | DS29                          | Link        | "ON" - Link is up<br>"OFF" - Link is down                                                                                                                                                                 |
| DS16  | DS28                          | TxDetect    | "ON" - BERT TX Reset in process<br>"OFF" - BERT in normal operation                                                                                                                                       |
| DS17  | DS23                          | DataDetect  | "Blink" - An occurrence of receiving a COMMA word                                                                                                                                                         |
| DS18  | DS16                          | ErrorDetect | "Blink" - An occurrence of data error                                                                                                                                                                     |
| DS19  | DS17                          | Abort       | "ON" - Two consecutive data errors are<br>detected. Frame counter results are<br>untrustworthy since then.<br>"OFF" - No consecutive data error is<br>detected. Frame counter results are<br>trustworthy. |
| DS20  | DS18                          | DropFrame   | "ON" - One or more frames are dropped due<br>to data errors.<br>"OFF" - Not any dropped frame so far.                                                                                                     |
| DS21  | DS19                          | TxInhibit   | "ON" - TxInhibit input on the transceiver is<br>logic "1"<br>"OFF" - TxInhibit input on the transceiver is<br>logic "0"                                                                                   |
| DS22  | DS20                          | PowerDown   | "ON" - PowerDown input on the transceiver<br>is logic "1"<br>"OFF" - PowerDown input on the<br>transceiver is logic "0"                                                                                   |
|       | DS21                          |             |                                                                                                                                                                                                           |
|       | DS22                          |             |                                                                                                                                                                                                           |

Table 12: User LEDs - LED Row 2 (MGT0 status)



| Label | Name       | Action and Description                                                                                                                                                                              |
|-------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DS15  | Link       | "ON" - Link is up<br>"OFF" - Link is down                                                                                                                                                           |
| DS13  | TxDetect   | "ON" - BERT TX Reset in process<br>"OFF" - BERT in normal operation                                                                                                                                 |
| DS12  | DataDetect | "Blink" - An occurrence of receiving a COMMA word                                                                                                                                                   |
| DS11  | DataError  | "Blink" - An occurrence of data error                                                                                                                                                               |
| DS10  | Abort      | "ON" - Two consecutive data errors are detected.<br>Frame counter results are untrustworthy since then.<br>"OFF" - No consecutive data error is detected.<br>Frame counter results are trustworthy. |
| DS9   | DropFrame  | "ON" - One or more data errors is detected.<br>"OFF" - No data error so far.                                                                                                                        |
| DS8   | TxInhibit  | "ON" - TxInhibit input on the transceiver is logic "1"<br>"OFF" - TxInhibit input on the transceiver is logic "0"                                                                                   |
| DS14  | PowerDown  | "ON" - PowerDown input on the transceiver is logic "1"<br>"OFF" - PowerDown input on the transceiver is logic "0"                                                                                   |
| DS26  |            |                                                                                                                                                                                                     |
| DS27  |            |                                                                                                                                                                                                     |

| Table 13 <sup>.</sup> | User LEDs - LED Row 1 ( | (MGT1 status) |
|-----------------------|-------------------------|---------------|
|                       |                         |               |

## **MGT Clock Outputs**

The reference design provides three types of clock outputs for diagnosis and scope triggering purposes:

- **RX recovered clocks:** Outputs onto two of the recovered clock monitor headers for both active MGTs. Table 14 lists the location of these clock outputs.
- **MGT reference clock:** Outputs the BREFCLK or BREFCLK2 to one of the singleended SMA clock ports. Table 14 lists the location of these clock outputs.
- **Differential clock:** Any active or idle MGT can generate differential clock outputs, which has good quality to trigger an external oscilloscope. The user can select Pattern #2 (see "Pattern Selection," page 41 for more details) for generating the clock outputs. Since pattern selection can be programmed into different values for MGT0 and MGT1, one of these could be programmed to transmit a clock pattern while the other still transmits PRBS pattern.

#### Table 14: MGT Clock Outputs Location

|                     | Top Location |       |       |       | Bottom Location |       |       |       |       |       |      |
|---------------------|--------------|-------|-------|-------|-----------------|-------|-------|-------|-------|-------|------|
| Name                | ML320        | ML321 | ML323 | ML324 | ML325           | ML320 | ML321 | ML323 | ML324 | ML325 | Note |
| MGT0 RX RECCLK      | B11          | C15   | L18   | C29   | H23             | U19   | AD15  | AK19  | AU14  | AR23  |      |
| MGT1 RX RECCLK      | F13          | D12   | L17   | C23   | M21             | V19   | W13   | AK16  | AU11  | AV20  |      |
| BREFCLK or BREFCLK2 | F12          | E14   | E18   | L21   | K22             | U11   | AB13  | AH17  | AH20  | AN21  | 1    |

#### Notes:

1. This clock output is the active reference clock (BREFCLK or BREFCLK2) determined by the clock selection on PC terminal or DIP switches.



## **PC** Terminal

## Setting Up Terminal Programs

This section covers use of terminal programs such as Tera Term Pro and HyperTerminal. The ML32x Development Platform uses a terminal program to communicate serially with the OS running on the PPC405.

Two free terminal programs are available:

- Tera Term Pro (recommended, see Figure 2)
  - More flexible than HyperTerminal
  - See <u>http://hp.vector.co.jp/authors/VA002416/teraterm.html</u>
- HyperTerminal (set up instructions not included in this document)
  - Comes with Windows

| About Ter | Term 2                                                                                                                    | ×   |
|-----------|---------------------------------------------------------------------------------------------------------------------------|-----|
| <b>–</b>  | Tera Term Pro<br>version 2.3<br>Mar 10, 1998 T. Teranishi<br>Copyright (C) 1994-1998 T. Teranishi<br>All Rights Reserved. |     |
|           | UG064 02 0428                                                                                                             | 304 |

Figure 2: Tera Term Pro

#### Tera Term Pro

Selecting the Settings

Figure 3 shows the default startup mode for Tera Term Pro software.

| Tera Term: New ( | connection     |                   |                    | ×              |
|------------------|----------------|-------------------|--------------------|----------------|
| • <u>T</u> CP/IP | H <u>o</u> st: | /C=1 ;serial po   | ort                | •              |
|                  |                | ☑ T <u>e</u> lnet | TCP <u>p</u> ort#: | 23             |
| O <u>S</u> erial | Po <u>r</u> t: | COM1 💌            |                    |                |
|                  | ОК             | Cancel            | <u>H</u> elp       |                |
|                  |                |                   |                    | LIG064_11_0428 |

Figure 3: Tera Term New Connection Default Window



1. Select the serial port to which your cable is connected.

| ✓ Telnet TCP port#: 23 Serial Port: COM1 ▼ |          |       | ✓ Telnet | TOD a sette | -  |
|--------------------------------------------|----------|-------|----------|-------------|----|
| ● Serial Port: COM1 ▼                      |          |       |          | TCP port#:  | 23 |
|                                            | Serial F | Port: | СОМ1 -   | 1           |    |
| COM1                                       |          |       | COM1     |             |    |

Figure 4: Selecting the Serial Port Connection

2. Set the speed to 19200 baud.

| Tera Term: Serial port se                        | etup                                              | ×                    |  |  |  |
|--------------------------------------------------|---------------------------------------------------|----------------------|--|--|--|
| Port:<br>Baud rate:<br>Data:<br>Parity:<br>Stop: | COM1 •<br>19200 •<br>8 bit •<br>none •<br>1 bit • | OK<br>Cancel<br>Help |  |  |  |
| Flow control:                                    | none 💌                                            |                      |  |  |  |
| Transmit delay<br>0 msec/char 0 msec/line        |                                                   |                      |  |  |  |
|                                                  |                                                   | UG064_13_042904      |  |  |  |

Figure 5: Setting the Baud Rate

3. Select **Setup**→**Terminal...** to increase the size of the terminal window.

| Tera Term: Terminal setup           |                                                           | X               |
|-------------------------------------|-----------------------------------------------------------|-----------------|
| Terminal size                       | New-line<br>Receive: CR <b>v</b><br>Transmit: CR <b>v</b> | OK<br>Cancel    |
| Terminal ID: VT100 V<br>Answerback: | □ Local echo<br>□ Auto switch (VT<->                      | Help<br>PTEK)   |
|                                     |                                                           | UG064_14_042904 |

Figure 6: Increasing the Terminal Window Size

4. Select **Setup**→**Window...** to increase the scroll buffer size (to view more lines), if desired.

| Fera Term: Win                                                                             | dow setup                     |                                                                                                               |       |                                          | ×      |
|--------------------------------------------------------------------------------------------|-------------------------------|---------------------------------------------------------------------------------------------------------------|-------|------------------------------------------|--------|
| <u>T</u> itle:                                                                             | Tera Term                     |                                                                                                               | [     | ОК                                       |        |
| Cursor st                                                                                  | nape<br>al line<br>ontal line | <ul> <li>□ Hide title bar</li> <li>□ Hide menu bar</li> <li>□ Full color</li> <li>☑ Scroll buffer:</li> </ul> | 10000 | Cancel<br><u>H</u> elp<br>li <u>n</u> es |        |
| Color<br>© Te <u>x</u> t<br>© Bac <u>k</u><br><u>R</u> : 0<br><u>G</u> : 0<br><u>B</u> : 0 | <u>A</u> ttribu<br>ground     | nte Normal<br>Reverse                                                                                         | ABC   |                                          |        |
|                                                                                            |                               |                                                                                                               |       | UG064_15_                                | 042804 |

Figure 7: Increasing the Scroll Buffer

5. Select **Setup**→**Save setup**... to save the terminal window setup.

**XILINX**<sup>®</sup>

## Operation

Figure 8 shows the software menu flow diagram applied in the RocketIO BERT reference design. When the board is powered-up or the system is reset, the Start-Up screen appears on the screen (Figure 9). To navigate to the RocketIO BERT test menu (Figure 13, page 35), choose selection #3 on the Start-Up screen, then choose selection #2 from the Main Menu (Figure 10, page 33).







#### Start-Up Screen

The start-up screen (Figure 9) allows the user to select FPGA package type (press 1) and/or clock source (press 2) on the target platform. Pressing **q** will terminate this software program. To restart this software program, press the System Reset push button (SW7) on the ML32x platform. Press 3 to enter the Main Menu (Figure 10).



UG064\_04\_040104

Figure 9: Start-Up Screen

#### Main Menu

The Main Menu (Figure 10) provides a list of functions provided in the RocketIO BERT reference design. The user can switch back and forth between Selection #1 and Selection #2. Selection #1 is used to set ROCKETIO attributes (calibrate the MGTs), and Selection #2 is used to run ROCKETIO BERT test as desired (characterized the MGTs).

| 🔟 Tera Term - COM1 ¥T                                                                                                                                                                                                                                                   | _ 🗆 🗙 |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| File Edit Setup Control Window Help                                                                                                                                                                                                                                     |       |
| Welcome to RocketIO BERT Reference Design Start-Up Screen! Device = 20P7<br>Version 2.3.1                                                                                                                                                                               |       |
| 1 - Select Package Type (Currently FF672)<br>2 - Select RocketIO Clock Source (Currently BOARD OSC)<br>3 - Go to Main Menu<br>q - Quit                                                                                                                                  |       |
| Enabled RocketIO Transceivers                                                                                                                                                                                                                                           |       |
| Active MGTs - MGT4 and MGT9<br>Idle MGTs - MGT6 and MGT7                                                                                                                                                                                                                |       |
| Main Menu. Device = 20P7 Package = FF672 Clock = BOARD OSC                                                                                                                                                                                                              |       |
| 1 - Set RocketIO Attributes (RMW + ICAP)<br>2 - Run RocketIO BERI Test<br>3 - Scan for RocketIO MGT Instances<br>4 - Read Uirtex-II Pro IDCODE Register<br>5 - Read Uirtex-II Pro STAT Register<br>6 - Read Uirtex-II Pro COR Register<br>9 - Return to Start-up Screen |       |

UG064\_05\_040104

Figure 10: Main Menu



#### Set RocketlO Attributes Menu

To modify the TX\_PREMPHASIS or the TX\_DIFF\_CTRL attributes of any enabled MGTs in the design, press **1** on the Main Menu to enter the Set RocketIO Attributes menu, as shown in Figure 11 and Figure 12.

| 🛄 Tera Term - COM1 ¥T                                                                                                                                                                                                                                                                                                                                                                                |          |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| File Edit Setup Control Window Help                                                                                                                                                                                                                                                                                                                                                                  |          |
| Main Menu. Device = 2UP7                                                                                                                                                                                                                                                                                                                                                                             | <b>_</b> |
| <ul> <li>1 - Set RocketIO Attributes (RMW + ICAP)</li> <li>2 - Run RocketIO BERT Test</li> <li>3 - Scan for RocketIO MGT Instances</li> <li>4 - Read Uirtex-II Pro IDCODE Register</li> <li>5 - Read Uirtex-II Pro STAT Register</li> <li>6 - Read Uirtex-II Pro COR Register</li> <li>q - Return to Start-up Screen</li> </ul> RocketIO MGT Update. Device = 2UP7 Package = FF672 Clock = BOARD OSC |          |
| Enter MGT number (1-4) where<br>Idle MGT 1 : MGT6<br>Idle MGT 2 : MGT7                                                                                                                                                                                                                                                                                                                               |          |
| (1 - MGT4 2 - MGT6 3 - MGT7 4 - MGT9 )<br>(************************************                                                                                                                                                                                                                                                                                                                      | •        |

UG064\_06\_040104

Figure 11: Set RocketIO Attributes - RocketIO MGT selection

Choose from options 1 to 4 to select the target MGT. The idle MGTs are also indicated.

| 🛄 Tera Term - COM1 ¥T                                                                                          | _ 🗆 🗙   |
|----------------------------------------------------------------------------------------------------------------|---------|
| File Edit Setup Control Window Help                                                                            |         |
| (1 - MGT4 2 - MGT6 3 - MGT7 4 - MGT9 )<br>(********** *************************                                | <b></b> |
| IX_PREEMPHASIS Choices (Percent) are<br>0 - 10 1 - 20 2 - 25 3 - 33<br>Enter TX_PREEMPHASIS setting> 2         |         |
| TX_DIFF_CTRL Choices are<br>0 - 400mU 1 - 500mU 2 - 600mU 3 - 700mU 4 - 800mU<br>Enter TX_DIFF_CTRL setting> 2 |         |
| RocketIO MGT Update. Device = 20P7 Package = FF672 Clock = BOARD OSC                                           |         |
| Enter MGT number (1-4) where<br>Idle MGT 1 : MGT6<br>Idle MGT 2 : MGT7                                         |         |
| (1 - MGT4 2 - MGT6 3 - MGT7 4 - MGT9 )<br>(************************************                                | •       |

UG064\_07\_040104

## *Figure 12:* Set RocketIO Attributes - Update TX\_PREEMPHASIS and TX\_DIFF\_CTRL

Choose from options 0 to 3 to set TX\_PREEMPHASIS level, then choose from options 0 to 4 to set TX\_DIFF\_CTRL level.

Press **q** to return to previous menu.



### Run RocketlO BERT Test Menu

To run the RocketIO BERT test, select **2** on the Main Menu. The RocketIO BERT test menu (Figure 13) is divided into two parts: (A) the status menu for the active MGTs and (B) the status menu for the idle MGTs in the design. Press **ESC** to return to Main Menu.

| Tera T                    | Ferm - COM1 VT                                                                                                                                                                                                                                                          |          |           |
|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-----------|
| MGT#                      | l RocketlO Transceiver ACTIVE MGT Status                                                                                                                                                                                                                                | <u> </u> | )         |
| <br>MGT4                  | Received Frames # : 4,676 M + 544,508<br>Dropped Frames # : 0<br>Total Bit Errors # : 0<br>Bits Between Errs# : infinite<br>Line Rate # : 3,126 Mbps<br>Bit Error Rate # : 0<br>Data Pattern # : 7-PRBS20: 1+x^3+x^20<br>Link-1 Abort-0 PowrDwn-0 TxInhibit-0 Loopbk-00 |          |           |
|                           | [1] Toggle TxInhibit [2] Toggle PowerDown<br>  [3] Toggle Serial Loopback [7] Toggle ErrInsert<br>  [d] Change Data Pattern                                                                                                                                             |          |           |
| MGT9                      | Received Frames # : 4,676 M + 546,283<br>Dropped Frames # : 0<br>Total Bit Errors # : 0<br>Bits Between Errs# : infinite<br>Line Rate # : 3,126 Mbps<br>Bit Error Rate # : 0<br>Data Pattern # : 7-PRBS20: 1+x^3+x^20<br>Link-1 Abort-0 PowrDwn-0 TxInhibit-0 Loopbk-00 |          | ) (A)     |
|                           | [4] Toggle TxInhibit [5] Toggle PowerDown<br>  [6] Toggle Serial Loopback [8] Toggle ErrInsert<br>  [c] Change Data Pattern                                                                                                                                             |          |           |
| [+]<br>[9]<br>[0]<br>[ESC | +                                                                                                                                                                                                                                                                       |          |           |
| MGT#                      | + RocketIO Transceiver IDLE MGT Status                                                                                                                                                                                                                                  |          | )         |
| MGT6                      | PowrDwn-0 T×Inhibit-0 Loopbk-00                                                                                                                                                                                                                                         |          |           |
|                           | [I] Toggle TxInhibit [O] Toggle PowerDown<br>[P] Toggle Serial Loopback                                                                                                                                                                                                 |          |           |
| MGT7                      | PowrDwn-0 TxInhibit-0 Loopbk-00                                                                                                                                                                                                                                         |          | > (B)     |
|                           | [J] Toggle TxInhibit [K] Toggle PowerDown<br>[L] Toggle Serial Loopback                                                                                                                                                                                                 |          |           |
| Prog<br>[>]               | rammable Delay : 0<br>Increase Delay [<] Decrease Delay                                                                                                                                                                                                                 | _        |           |
| •                         |                                                                                                                                                                                                                                                                         |          | /         |
|                           |                                                                                                                                                                                                                                                                         | UG064    | 08 042004 |

Figure 13: RocketIO BERT Test Menu

#### (A) Active MGT Status Menu

The status menu shows the frame counter results and BERT status for both active MGTs as follows:

- Received Frames #
  - This is the total number of received frames since the completion of a System Reset or an Rx Reset.
  - Each frame is a 20-bit word.
  - This number will be split into two parts (N1 M + N2) after it exceeds 4,294,967,295. The final result is equal to N1 x 1024 x 1024 + N2.
  - This number is a 48-bit word that wraps around when it exceeds 281,474,976,710,655. (This will take approximately 20.8 days at 3.125 Gbps serial data rate).



- Dropped Frames #
  - This is the total number of dropped frames since the completion of a System Reset or an Rx Reset.
  - Each frame is a 20-bit word.
  - This number is a 32-bit word that wraps around when it exceeds 4,294,967,295.
  - This number is only trustworthy when the link is up.
- Total Bit Errors #
  - This is the total number of bit errors received since the completion of a System Reset or an Rx Reset.
  - This number is a 32-bit word that wraps around when it exceeds 4,294,967,295.
  - This number is only trustworthy when the link is up.
  - If this number shows "overflow", it indicates the "Total Bit Errors" counter has overflowed. User has to reset and restart the BERT test.
- Bits Between Errs #
  - This number indicates the shortest gap expressed in frames between two consecutive frame errors.
  - This number is used to calculate the precision and confidence number of the biterror rate test.
  - This number is only trustworthy when the link is up.
  - If this number shows "infinite", it indicates that no error is found so far.
- Line Rate #
  - This is the current RocketIO transceiver serial data rate (not accounting 8B/10B), which is equal to the number of RocketIO transceiver reference clock frequency multiplied by 20.
  - This number is calculated in real time using the Received Frames # and PPC405 timers.
- Bit Error Rate #
  - This is current bit-error rate calculated based on the frame counter numbers.
  - This number is calculated by the formula BER = Total Bit Errors # / (20 x Received Frames #), and is represented like 60x10^-15 ( = 60 x 10-15).
- Data Pattern #
  - This indicates which PRBS/clock pattern is currently applied on each MGT.
  - Display a pattern ID Number (0~13) and a polynomial or a description for this pattern. See "Pattern Selection," page 41 for more information.
  - Note that two BERTs module may apply two different patterns.
- Status: Link, Abort, Power Down, TX Inhibit, Loopback
  - The implication of these status items on the menu is consistent to the User LEDs, except that the Loopback status is only shown on the terminal menu. Table 15, page 37 lists these the status items.



| Status Label | Description                                                                              |
|--------------|------------------------------------------------------------------------------------------|
| Link         | "1" - Link is up                                                                         |
|              | "0" - Link is down                                                                       |
| Abort        | "1" - Two consecutive data errors are detected. Frame counter results are untrustworthy. |
|              | "0" - No consecutive data error is detected. Frame counter results are trustworthy.      |
| PowrDwn      | "1" - PowerDown input on the transceiver is logic "1"                                    |
|              | "0" - PowerDown input on the transceiver is logic "0"                                    |
| TxInHibit    | "1" - TxInhibit input on the transceiver is logic "1"                                    |
|              | "0" - TxInhibit input on the transceiver is logic "0"                                    |
| Loopbk       | "10" - Transceiver is in external serial loopback mode.                                  |
|              | "01" - Transceiver is in internal parallel loopback mode.                                |
|              | "00" - Transceiver is in normal operation mode.                                          |

#### Table 15: Status in the Active MGT Status Menu

Following the status, the menu shows a list of command keys to control the active MGTs. User can press the keyboard to send out commands to the reference design. The user can check the BERT status to see if a command takes effect after one UART prints following the keystroke. Table 16 lists these commands.

| Command Key | Description                                                                                                                                                                                | Note |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| 1           | Toggle Active MGT0 TxInhibit input                                                                                                                                                         |      |
| 2           | Toggle Active MGT0 PowerDown input                                                                                                                                                         |      |
| 3           | Toggle Active MGT0 Serial Loopback mode                                                                                                                                                    | 1    |
| 4           | Toggle Active MGT1 TxInhibit input                                                                                                                                                         |      |
| 5           | Toggle Active MGT1 PowerDown input                                                                                                                                                         |      |
| 6           | Toggle Active MGT1 Serial Loopback mode                                                                                                                                                    | 1    |
| 7           | Toggle Active MGT0 ErrorInsert                                                                                                                                                             | 2    |
| 8           | Toggle Active MGT1 ErrorInsert                                                                                                                                                             | 2    |
| 9           | Switch clock input between BREFCLK and BREFCLK2. The menu also indicates which BREFCLK is currently driving the RocketIO MGT. It can be either the OSC clock input or the SMA clock input. | 3    |
| 0           | Trigger a BERT Reset Sequence                                                                                                                                                              |      |
| d or D      | Select a dedicated pattern for the active MGT0 and idle MGT0                                                                                                                               |      |
| c or C      | Select a dedicated pattern for the active MGT1 and idle MGT1                                                                                                                               |      |
| + or =      | Select a common pattern for both active MGTs and idle MGTs                                                                                                                                 |      |
| /           | Show or hide the idle MGT menu                                                                                                                                                             |      |
| ESC         | Go back to Main menu                                                                                                                                                                       |      |

| Table 16: | Command Lists in the Active MGT Status M | lenu |
|-----------|------------------------------------------|------|
|           |                                          |      |

#### Notes:

1. Through the terminal menu the user can only select serial loopback mode to apply on the active MGTs. To operate MGTs in internal parallel loopback mode, the user must use the DIP switches.

2. The error insertion will toggles all the bits in the current outgoing frame in the BERT to result in 20-bit errors at the remote receiving MGT.

3. See Table 4, page 16 for more information.



#### (B) Idle MGT Status Menu

The idle MGTs in the design are used to generate adjustable noise interference to the active MGTs.These idle transceivers only connect to the BERT transmitter (pattern generator) through a programmable-delay module. They do not connect to the BERT receiver (pattern checker). The programmable-delay module can insert 0 to 15 clock cycles of delay on the entire 20-bit frame.

Table 17 lists the status items shown in the idle MGT status menu.

Table 18 lists all the control commands in the idle MGT status menu.

| Label                 | Description                                                                                                                                                          |
|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PowrDwn               | "1" - PowerDown input on the transceiver is logic "1"<br>"0" - PowerDown input on the transceiver is logic "0"                                                       |
| TxInHibit             | "1" - TxInhibit input on the transceiver is logic "1"<br>"0" - TxInhibit input on the transceiver is logic "0"                                                       |
| Loopbk                | "10" - Transceiver is in external serial loopback mode<br>"01" - Transceiver is in internal parallel loopback mode<br>"00" - Transceiver is in normal operation mode |
| Programmable<br>Delay | 0 to 15 clock cycle delay between the pattern generators and idle MGT transmitters                                                                                   |

Table 17: Status in the Idle MGT Status Menu

| Table 18: | Command Lists in the Tera Term BERT Control Menu for | r Idle MGTs |
|-----------|------------------------------------------------------|-------------|
|-----------|------------------------------------------------------|-------------|

| Command Key | Description                                                                  |   |  |  |
|-------------|------------------------------------------------------------------------------|---|--|--|
| Ι           | Toggle Idle MGT0 TxInhibit input                                             |   |  |  |
| 0           | Toggle Idle MGT0 PowerDown input                                             |   |  |  |
| Р           | Toggle Idle MGT0 Serial Loopback mode                                        | 1 |  |  |
| J           | Toggle Idle MGT1 TxInhibit input                                             |   |  |  |
| К           | Toggle Idle MGT1 PowerDown input                                             |   |  |  |
| L           | Toggle Idle MGT1 Serial Loopback mode                                        | 1 |  |  |
| >           | Increase the Programmable Delay between the pattern generators and idle MGT. |   |  |  |
| <           | Decrease the Programmable Delay between the pattern generators and idle MGT. |   |  |  |

#### Notes:

1. User can only select serial loopback mode to apply on the idle MGTs.

#### Scan for MGT Instances Menu

The user can scan MGT instances enabled in the design and read their attributes by selecting #3 on the Main Menu, as shown in Figure 14. The X and Y coordinates displayed are consistent with the coordinate design used by Xilinx's FPGA\_EDITOR.

This screen shows the four enabled MGTs found on the top portion (Y = 0) of a XC2VP7 FPGA. The TX\_PREEMPHASIS and TX\_DIFF\_CTRL attributes of these MGTs are displayed.

| 🛄 Tera Term - COM1 ¥T                                                          | _ 🗆 🗙          |
|--------------------------------------------------------------------------------|----------------|
| File Edit Setup Control Window Help                                            |                |
| Device Type is 20P7                                                            | <b></b>        |
| Read Frame MGI_X = Ø<br>MGT_Y = 1                                              |                |
| ++++ COMP ENABLED<br>TX_PREEMPHASIS = 2 (25 Percent)<br>TX_DIFF_CTRL = 600 mU  |                |
| Read Frame MGT_X = 1<br>MGT_Y = 1                                              |                |
| +++++ COMP ENABLED<br>TX_PREEMPHASIS = 0 (10 Percent)<br>TX_DIFF_CTRL = 500 mU |                |
| Read Frame MGT_X = 2<br>MGT_Y = 1                                              |                |
| ++++ COMP ENABLED<br>TX_PREEMPHASIS = 2 (25 Percent)<br>TX_DIFF_CTRL = 600 mU  |                |
| Read Frame MGT_X = 3<br>MGT_Y = 1                                              |                |
| ++++ COMP ENABLED<br>TX_PREEMPHASIS = 2 (25 Percent)<br>TX_DIFF_CTRL = 600 mU  |                |
| Read Frame MGT_X = 0<br>MGT_Y = 0                                              |                |
| Read Frame MGT_X = 1<br>MGT_Y = 0                                              |                |
| Read Frame MGT_X = 2<br>MGT_Y = 0                                              |                |
| Read Frame MGT_X = 3<br>MGT_Y = 0                                              |                |
| Total Enabled MGTs Found = 4                                                   | J              |
|                                                                                | <u> </u>       |
| U                                                                              | G064 09 040104 |

Figure 14: Scan for MGT Instances Menu

#### Other Menus

In addition to the RocketIO calibration and characterization functionality, the Main Menu offers selections (#4, #5, #6) to read several of the configuration registers. See UG012 *Virtex-II Pro Platform FPGA User Guide* listed in "Related Documents," page 13 for bit-level details of these registers.



## **Pattern Selection**

The reference design supports several different types of PRBS/clock patterns that can be used to construct frame data for the MGTs. The user can select one of the patterns at a time through the DIP switches or the terminal menu. Each pattern is assigned a pattern ID number that is a 4-bit vector.

Table 19 lists all supported patterns and associated ID numbers.

| Table 19: PRBS/Clock Patterns and ID Numb | bers |
|-------------------------------------------|------|
|-------------------------------------------|------|

| ID[3:0] | Pattern or Polynomial               | Length of<br>Sequence<br>(bits) | Consecutive<br>Zeros | Citation and Notes                                                                                                                                                                                                              |
|---------|-------------------------------------|---------------------------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0       | 10101010                            | 2                               | 0                    | This pattern can be used as a clock pattern to generate up to 1.5625GHz differential clock on the transceiver serial outputs. This pattern can also be used as a high-frequency test pattern defined in IEEE Std 802.3 -2002.   |
| 1       | 5 ones 5 zeros                      | 10                              | 5                    | This pattern can be used as a clock pattern to generate up to 312.5 MHz differential clock on the transceiver serial outputs. This pattern can also be used as a low-frequency test pattern defined in IEEE Std 802.3 -2002.    |
| 2       | 10 ones 10 zeros                    | 20                              | 10                   | This pattern can be used as a clock pattern to<br>generate up to 156.25 MHz differential clock on<br>the transceiver serial outputs. This clock<br>output is also capable of triggering an external<br>oscilloscope.            |
| 3       | 1+x6+x7 (non-<br>inverted signal)   | 2^7-1                           | 7                    | N/A                                                                                                                                                                                                                             |
| 4       | 1+x5+x9 (non-<br>inverted signal)   | 2^9-1                           | 8                    | ITU-T Recommendation O.150 section 5.1.                                                                                                                                                                                         |
| 5       | 1+x9+ x11<br>(non-inverted signal)  | 2^11-1                          | 10                   | ITU-T Recommendation O.150 section 5.2.                                                                                                                                                                                         |
| 6       | 1+x14+ x15<br>(inverted signal)     | 2^15-1                          | 15                   | ITU-T Recommendation O.150 section 5.3. It is<br>one of recommended test patterns in SONET<br>specification.                                                                                                                    |
| 7       | 1+x3+ x20<br>(non-inverted signal)  | 2^20-1                          | 19                   | ITU-T Recommendation O.150 section 5.4.It is<br>one of recommended test patterns in SONET<br>specification.                                                                                                                     |
| 8       | 1+x17+ x20<br>(non-inverted signal) | 2^20-1                          | 19                   | ITU-T Recommendation O.150 section 5.5.<br>ITU-T recommends forcing the output bit of<br>this polynomial to be a ONE whenever the next<br>14 bits are all ZEROs so that the number of<br>consecutive ZEROs will decrease to 14. |

| ID[3:0] | Pattern or Polynomial                  | Length of<br>Sequence<br>(bits) | Consecutive<br>Zeros | Citation and Notes                                                                                                                                                   |
|---------|----------------------------------------|---------------------------------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 9       | 1+x18+ x23<br>(inverted signal)        | 2^23-1                          | 23                   | ITU-T Recommendation O.150 section 5.6. It is<br>one of recommended test patterns in SONET<br>specification.                                                         |
| 10      | 1+x27+ x29<br>(inverted signal)        | 2^29-1                          | 29                   | ITU-T Recommendation O.150 section 5.7.                                                                                                                              |
| 11      | 1+x28+ x31<br>(inverted signal)        | 2^31-1                          | 31                   | ITU-T Recommendation O.150 section 5.8. This<br>is a recommended PRBS test pattern for 10<br>Gigabit Ethernet. See IEEE Std 802.3ae - 2002.                          |
| 12      | 1+x10+x30+x31+x32(non-inverted signal) | 2^32-1                          | 32                   | N/A                                                                                                                                                                  |
| 13      | User defined pattern                   | 1 to 20                         | 0 to 20              | This pattern consists of two 10-bit values,<br>which can be picked from the 8B/10B table, or<br>any value that user defines. By default they are<br>K28.5+ and K28.5 |
| 14      | Reserved                               |                                 |                      |                                                                                                                                                                      |
| 15      |                                        |                                 |                      |                                                                                                                                                                      |

#### Table 19: PRBS/Clock Patterns and ID Numbers (Continued)